WO24064A-TFH#

WO24064A-TFH#

Winstar Display Co., LTD

華凌光電股份有限公司

住址

: 407 台中市中清路 163

No.163 Chung Ching RD.,

Taichune, Taiwan, R.O.C

WEB: http://www.winstar.com.tw

E-mail: [email protected]

Tel:886-4-24262208 Fax886-4-24262207

SPECIFICATION

CUSTOMER :

WO24064A-TFH# MODULE NO.:

Recommended use BOOSTER : 4x

APPROVED BY:

( FOR CUSTOMER USE ONLY )

PCB VERSION: DATA:

SALES BY APPROVED BY CHECKED BY PREPARED BY

VERSION DATE REVISED

PAGE NO.

SUMMARY

Page 1/14

Winstar Display Co., LTD

華凌光電股份有限公司

MODLE NO:

DOC. FIRST ISSUE

RECORDS OF REVISION

VERSION DATE

REVISED

PAGE NO.

0 2009/2/11

SUMMARY

First issue

Page 2/14

Contents

1.Module Classification Information

2.Precautions in use of LCD Modules

3.General Specification

4.Absolute Maximum Ratings

5.Electrical Characteristics

6.Optical Characteristics

7.Interface Pin Function

8.Contour Drawing & Block Diagram

9.Function Description

10.Reliability

11.Backlight Information

12. Inspection specification

13. Material List of Components for RoHs

Page 3/14

1.Module Classification Information

W O 24064 A- T F H #

       

 Brand:WINSTAR DISPLAY CORPORATION

 Display Type:H→Character Type, G→Graphic Type O→COG Type

 Display Font:240 x 64 dots

 Model serials no.

 Backlight Type: N→Without backlight

T→LED, White

B→EL, Blue green A→LED, Amber

D→EL, Green

W→EL, White

R→LED, Red

O→LED, Orange

 LCD Mode:

F→CCFL, White

Y→LED, Yellow Green

G→LED, Green

P→LED, Blue

B→TN Positive, Gray T→FSTN Negative

N→TN Negative,

G→STN Positive, Gray

 LCD Polarize

Type/ Temperature range/ View direction

 Special Code

Y→STN Positive, Yellow Green

M→STN Negative, Blue

F→FSTN Positive

A→Reflective, N.T, 6:00

D→Reflective, N.T, 12:00

H→Transflective, W.T,6:00

K→Transflective, W.T,12:00

G→Reflective, W. T, 6:00

J→Reflective, W. T, 12:00

B→Transflective, N.T,6:00

C→Transmissive, N.T,6:00

F→Transmissive, N.T,12:00

I→Transmissive, W. T, 6:00

E→Transflective, N.T.12:00 L→Transmissive, W.T,12:00

#:Fit in with the ROHS Directions and regulations

Page 4/14

2.Precautions in use of LCD Modules

(1)Avoid applying excessive shocks to the module or making any alterations or modifications to it.

(2)Don’t make extra holes on the printed circuit board, modify its shape or change the components of

LCD module.

(3)Don’t disassemble the LCM.

(4)Don’t operate it above the absolute maximum rating.

(5)Don’t drop, bend or twist LCM.

(6)Soldering: only to the I/O terminals.

(7)Storage: please storage in anti-static electricity container and clean environment.

(8)Winstar have the right to change the passive components

(9)Winstar have the right to change the PCB Rev.

3.General Specification

Number of Characters 240 x 64 dots

Module dimension

View area

Active area

Dot size

142.5x 51.7 x 14.9(MAX)

130.2 x 37.6

127.065 x 33.841

0.5 x 0.5 mm mm mm mm

Dot pitch 0.53 x 0.53 mm

LCD type FSTN Positive, Transflective

(In LCD production, It will occur slightly color difference. We can only guarantee the same color in the same batch.)

Duty 1/64

View direction

Backlight Type

6 o’clock

LED White

Page 5/14

4.Absolute Maximum Ratings

Item Symbol Typ

Operating Temperature T

OP

+70

Storage Temperature

Input Voltage

Supply Voltage For Logic

Supply Voltage For LCD

T

ST

V

I

V

SS

+80

V

DD

V

V

DD

-V

SS

-0.3

V

DD

-V

O

-0.3

5.Electrical Characteristics

Supply Voltage For Logic

Supply Voltage For LCD

Input High Volt.

Input Low Volt.

Output High Volt.

Output Low Volt.

Supply Current(No include

LED Backlight)

V

IH

V

IL

V

OH

V

OL

I

DD

V

DD

-V

SS

V

DD

-V

0

Ta=-20℃

Ta=25℃

Ta=70℃

Typ Unit

3.0 3.3 3.6 V

9.3

10.0

10.7

V

V

V

0.8 V

DD

- V

DD

V

Vss - 0.2 V

DD

V

0.8 V

DD

V

DD

V

Vss - 0.2V

DD

V

V

DD

=3.3V

1.5 2.5 mA

Page 6/14

6.Optical Characteristics

View Angle

Contrast Ratio

Response Time

Condition Max

(V)θ CR≧2

30

60 deg

(H)φ CR≧2

CR

T rise

-45

5

45 deg

- -

200 300 ms

T fall

- -

200 300 ms

Definition of Operation Voltage (Vop) Definition of Response Time ( Tr , Tf )

Intensity

100%

Selected Wave

Non-selected Wave

Non-selected

Conition

Intensity

Selected Conition

Non-selected

Conition

10%

Cr Max

Cr = Lon / Loff

90%

100%

Vop

Driving Voltage(V)

Tr Tf

[positive type]

[positive type]

Conditions :

Operating Voltage : Vop Viewing Angle(θ,φ) : 0˚, 0˚

Frame Frequency : 64 HZ Driving Waveform : 1/N duty , 1/a bias

Definition of viewing angle(CR2)

θb

θf

θ l

θ r

φ

= 180˚

φ

= 270˚

φ

= 90˚

φ

= 0˚

Page 7/14

7.Interface Pin Function

Pin No. Symbol Level

2

3

FR

CL

Description

O This is the liquid crystal alternating current signal terminal.

I/O This is the display clock input terminal

The following is true depending on the M/S and CLS status.

4 /DOF O This is the LCD blanking control terminal.

7

8

/RES

A0

9

10

15

16

17

11

12

13

14

/WR

/RD

DB0

DB1

DB2

DB3

DB4

DB5

DB6

I When /RES is set to “L,” the settings are initialized.

The reset operation is performed by the /RES signal level.

H/L This is connect to the least significant bit of the normal MPU address bus, and it determines whether the data bits are data or a command.

A0 = “H”: Indicates that D0 to D7 are display data.

A0 = “L”: Indicates that D0 to D7 are control data.

H/L • When connected to an 8080 MPU, this is active LOW.

(R/W) This terminal connects to the 8080 MPU /WR signal.

The signals on the data bus are latched at the rising edge of the

/WR signal.

• When connected to a 6800 Series MPU:

This is the read/write control signal input terminal.

When R/W = “H”: Read.

When R/W = “L”: Write.

I • When connected to an 8080 MPU, this is active LOW.

(E) This pin is connected to the /RD signal of the 8080 MPU, and the ST7565S series data bus is in an output status when this signal is “L”.

• When connected to a 6800 Series MPU, this is active HIGH.

This is the 6800 Series MPU enable clock input terminal.

H/L Data bus line

H/L Data bus line

H/L Data bus line

H/L Data bus line

H/L Data bus line

H/L Data bus line

H/L Data bus line

Page 8/14

18 DB7

19 V

DD

H/L

3.3V

Data bus line

Supply Voltage for logic

20 V

SS

0V

21 Vout Operating voltage for LCD

22 C3-

23 C1+

24 C1-

25 C2-

26 C2+

27 V1

This is a multi-level power supply for the liquid crystal drive.

The voltage Supply applied is determined by the liquid crystal cell, and is changed through the use of a resistive voltage

28 V2 divided or through changing the impedance using an op. amp.

29 V3

Voltage levels are determined based on VDD, and must maintain the relative magnitudes shown below.

VDD (= V0) V1 V2 V3 V4 V5

30 V4

When the power supply turns ON, the internal power supply circuits produce the V1 to V4 voltages shown below. The voltage settings are selected using the LCD bias set command.

31 V5

32

33

34

VR

C86

P/S

Output voltage regulator terminal. Provides the voltage between VDD and

V5 through a resistive voltage divider.

IRS = “L” : the V5 voltage regulator internal resistors are not used .

IRS = “H” : the V5 voltage regulator internal resistors are used

This is the MPU interface switch terminal.

C86 = “H”: 6800 Series MPU interface.

C86 = “L”: 8080 MPU interface.

This is the parallel data input/serial data input switch terminal.

P/S = “H”: Parallel data input.

P/S = “L”: Serial data input.

The following applies depending on the P/S status:

When P/S = “L”, D0 to D5 fixed “H”.

/RD (E) and /WR (R/W) are fixed to either “H” or “L”.

With serial data input, It is impossible read data from RAM .

35 NC No

36 NC No

Page 9/14

8.Contour Drawing &Block Diagram

5.5

4.0

127.2

4.0675

2.5

7.15

2.5

3.0

35.8

4-R0.3

63.6

18.5

3.4

4-R1.0

CN1

67.6

CN2

CN3

240*64 DOTS

5.5

CN1-MASTER(IC1)

CN2-SLAVE(IC2)

CN3

1

2

127.065(AA)

130.2 (V.A)

135.2

124.2

0.5

18.5

P0.5*35=17.5

W=0.25

Contact Side

SCALE 2/1

3.0

7.15

R0

.3

0.53

0.5

1.7

5.1

LED+

QTY of LED chips

35185AE:7chips

LED-

6

7

8

9

10

11

12

1

2

3

4

5

DOT SIZE

SCALE 10/1

NC

FR

CL

/DOF

/CS1

CS2

/RES

A0

/WR

/RD

DB0

DB1

18

19

20

21

22

23

24

13

14

15

16

17

DB2

DB3

DB4

DB5

DB6

DB7

VDD

VSS

VOUT

C3-

C1+

C1-

30

31

32

33

34

35

36

25

26

27

28

29

2/3 mm

1/1

Nina 01/24/07'

華凌光電股份有限公司

WINSTAR DISPLAY CO.

WX24064C-TFH#

LCM DRAWING

T-960112

C2-

C2+

V1

V2

V3

V4

V5

VR

C86

P/S

NC

NC

Page 10/14

9.Function Description

The MPU Interface

Selecting the Interface Type

With the ST7565S chips, data transfers are done through an 8-bit parallel data bus (D7 to D0) or through a serial data input (SI). Through selecting the P/ S terminal polarity to the “H” or “L” it is possible to select either parallel data input or serial data input as shown in Table 1.

The Parallel Interface

When the parallel interface has been selected (P/S =“H”), then it is possible to connect directly to either an 8080-system MPU or a 6800 Series MPU (shown in Table 2) by selecting the C86 terminal to either

“H” or to “L”.

Moreover, data bus signals are recognized by a combination of A0, /RD (E), /WR (R/W) signals, as shown in Table 3.

The Serial Interface

When the serial interface has been selected (P/S = “L”) then when the chip is in active state (/CS1 = “L” and CS2 = “H”) the serial data input (SI) and the serial clock input (SCL) can be received. The serial data is read from the serial data input pin in the rising edge of the serial clocks D7, D6 through D0, in this order. This data is converted to 8 bits parallel data in the rising edge of the eighth serial clock for the processing.

The A0 input is used to determine whether or the serial data input is display data or command data; when

Page 11/14

A0 = “H”, the data is display data, and when A0 = “L” then the data is command data. The A0 input is read and used for detection every 8th rising edge of the serial clock after the chip becomes active. Figure

1 is a serial interface signal chart.

* When the chip is not active, the shift registers and the counter are reset to their initial states.

* Reading is not possible while in serial interface mode.

* Caution is required on the SCL signal when it comes to line-end reflections and external noise. We recommend that operation be rechecked on the actual equipment.

The Chip Select

The ST7565S have two chip select terminals: /CS1 and CS2.

The MPU interface or the serial interface is enabled only when /CS1 = “L” and CS2 = “H”.

When the chip select is inactive, D0 to D7 enter a high impedance state, and the A0, /RD, and /WR inputs are inactive. When the serial interface is selected, the shift register and the counter are reset.

The Accessing the Display Data RAM and the Internal Registers

Data transfer at a higher speed is ensured since the MPU is required to satisfy the cycle time (tCYC) requirement alone in accessing the ST7565S. Wait time may not be considered.

And, in the ST7565S, each time data is sent from the MPU, a type of pipeline process between LSIs is performed through the bus holder attached to the internal data bus.

Internal data bus.

For example, when the MPU writes data to the display data RAM, once the data is stored in the bus holder, then it is written to the display data RAM before the next data write cycle. Moreover, when the

MPU reads the display data RAM, the first data read cycle (dummy) stores the read data in the bus holder, and then the data is read from the bus holder to the system bus at the next data read cycle.

There is a certain restriction in the read sequence of the display data RAM. Please be advised that data of the specified address is not generated by the read instruction issued immediately after the address setup.

This data is generated in data read of the second time. Thus, a dummy read is required whenever the address setup or write cycle operation is conducted.

This relationship is shown in Figure 2.

The Busy Flag

When the busy flag is “1” it indicates that the ST7565S is running internal processes, and at this time no command aside from a status read will be received. The busy flag is outputted to D7 pin with the read instruction. If the cycle time (tCYC) is maintained, it is not necessary to check for this flag before each command. This makes vast improvements in MPU processing capabilities possible.

Page 12/14

Display Data RAM

The display data RAM stores the dot data for the LCD. It has a 65 (8 page x 8 bit +1) x 132 bit structure.

As is shown in Figure 3, the D7 to D0 display data from the MPU corresponds to the LCD display common direction; there are few constraints at the time of display data transfer when multiple ST7565S are used, thus and display structures can be created easily and with a high degree of freedom. Moreover, reading from and writing to the display RAM from the MPU side is performed through the I/O buffer, which is an independent operation from signal reading for the liquid crystal driver. Consequently, even if the display data RAM is accessed asynchronously during liquid crystal display, it will not cause adverse effects on the display (such as flickering).

Page 13/14

The Page Address Circuit

Page address of the display data RAM is specified through the Page Address Set Command. The page address must be specified again when changing pages to perform access.

Page address 8 (D3, D2, D1, D0 = 1, 0, 0, 0) is a special RAM for icons, and only display data D0 is used.

(see Figure 4)

The Column Addresses

The display data RAM column address is specified by the Column Address Set command. The specified column address is incremented (+1) with each display data read/write command. This allows the MPU display data to be accessed continuously. Moreover, the incrementing of column addresses stops with

83H. Because the column address is independent of the page address, when moving, for example, from page 0 column 83H to page 1 column 00H, it is necessary to respective both the page address and the column address. Furthermore, as is shown in Table 4, the ADC command (segment driver direction select command) can be used to reverse the relationship between the display data RAM column address and the segment output. Because of this, the constraints on the IC layout when the LCD module is assembled can be minimized. As is shown in Figure 4,

The Line Address Circuit

The line address circuit, as shown in Table 4, specifies the line address relating to the COM output when the contents of the display data RAM are displayed. Using the display start line address set command, what is normally the top line of the display can be specified (this is the COM0 output when the common output mode is normal, and the COM63 output for ST7565S , the detail is shown page.11 The display area is a 65 line area for the ST7565S.

Page 14/14

If the line addresses are changed dynamically using the display start line address set command, screen scrolling, page swapping, etc. can be performed.

Page 15/14

The Display Data Latch Circuit

The display data latch circuit is a latch that temporarily stores the display data that is output to the liquid crystal driver circuit from the display data RAM.

Because the display normal/reverse status, display ON/OFF status, and display all points ON/OFF commands control only the data within the latch, they do not change the data within the display data

RAM itself.

The Oscillator Circuit

This is a CR-type oscillator that produces the display clock.

The oscillator circuit is only enabled when M/S= “H” and CLS = “H”.

When CLS = “L” the oscillation stops, and the external clock is input through the CL terminal.

Display Timing Generator Circuit

The display timing generator circuit generates the timing signal to the line address circuit and the display data latch circuit using the display clock. The display data is latched into the display data latch circuit synchronized with the display clock, and is output to the data driver output terminal.

Reading to the display data liquid crystal driver circuits is completely independent of accesses to the display data RAM by the MPU. Consequently, even if the display data RAM is accessed asynchronously during liquid crystal display, there is absolutely no adverse effect (such as flickering) on the display.

Moreover, the display timing generator circuit generates the common timing and the liquid crystal alternating current signal (FR) from the display clock. It generates a drive wave form using a 2 frame alternating current drive method, as is shown in Figure 5, for the liquid crystal drive circuit.

Page 16/14

The Common Output Status Select Circuit

In the ST7565S chips, the COM output scan direction can be selected by the common output status select command. (See Table 6.) Consequently, the constraints in IC layout at the time of LCD module assembly can be minimized.

The LCD Driver Circuits

These are a 187-channel that generates four voltage levels for driving the LCD. The combination of the display data, the COM scan signal, and the FR signal produces the liquid crystal drive voltage output.

Figure 6 shows examples of the SEG and COM output wave form.

Page 17/14

Page 18/14

The Power Supply Circuits

The power supply circuits are low-power consumption power supply circuits that generate the voltage levels required for the LCD drivers. They are Booster circuits, voltage regulator circuits, and voltage follower circuits. They are only enabled in master operation.

The power supply circuits can turn the Booster circuits, the voltage regulator circuits, and the voltage follower circuits ON or OFF independently through the use of the Power Control Set command.

Consequently, it is possible to make an external power supply and the internal power supply function somewhat in parallel. Table 7 shows the Power Control Set Command 3-bit data control function, and

Table 8 shows reference combinations.

* The “step-up system terminals” refer CAP1+, CAP1–, CAP2+, CAP2–, and CAP3–.

* While other combinations, not shown above, are also possible, these combinations are not recommended because they have no practical use.

Page 19/14

The Step-up Voltage Circuits

Using the step-up voltage circuits equipped within the ST7565S chips it is possible to product a

2X,3X,4X,5X or 6X step-up of the VDD – VSS2 voltage levels.

6X step-up: Connect capacitor C1 between CAP1+ and CAP1–, between CAP2+ and CAP2–, between

CAP1+ and CAP3–, between CAP2+ and CAP4–,between CAP1+ and CAP5–, and between VSS2 and

VOUT, to produce a voltage level in the negative direction at the VOUT terminal that is 6 times the voltage level between VDD and VSS2.

5X step-up: Connect capacitor C1 between CAP1+ and CAP1–, between CAP2+ and CAP2–, between

CAP1+ and CAP3–, between CAP2+ and CAP4–, and between VSS2 and VOUT, to produce a voltage level in the negative direction at the VOUT terminal that is 5 times the voltage level between VDD and

VSS2.

4X step-up: Connect capacitor C1 between CAP1+ and CAP1–, between CAP2+ and CAP2–, between

CAP1+ and CAP3–, and between VSS2 and VOUT, to produce a voltage level in the negative direction at the VOUT terminal that is 4 times the voltage level between VDD and VSS2.

3X step-up: Connect capacitor C1 between CAP1+ and CAP1–, between CAP2+ and CAP2– and between VSS2 and VOUT, and short between CAP3– and VOUT to produce voltages level in the negative direction at the VOUT terminal that is 3 times the voltage difference between VDD and VSS2.

2X step-up: Connect capacitor C1 between CAP1+ and CAP1–, and between VSS2 and VOUT, leave

CAP2+ open, and short between CAP2–, CAP3– and VOUT to produce a voltage in the negative direction at the VOUT terminal that Is twice the voltage between VDD and VSS2.

The step-up voltage relationships are shown in Figure 7.

Page 20/14

Page 21/14

The Voltage Regulator Circuit

The step-up voltage generated at VOUT outputs the LCD driver voltage V5 through the voltage regulator circuit. Because the ST7565S chips have an internal high-accuracy fixed voltage power supply with a

64-level electronic volume function and internal resistors for the V5 voltage regulator, systems can be constructed without having to include high-accuracy voltage regulator circuit components.

(VREG thermal gradients approximate -0.05%/°C)

(A) When the V5 Voltage Regulator Internal Resistors Are Used

Through the use of the V5 voltage regulator internal resistors and the electronic volume function the liquid crystal power supply voltage V5 can be controlled by commands alone (without adding any external resistors), making it possible to adjust the liquid crystal display brightness. The V5 voltage can be calculated using equation A-1 over the range where | V5 | < | VOUT |.

VREG is the IC-internal fixed voltage supply, and its voltage at Ta = 25°C is as shown in Table 9.

α is set to 1 level of 64 possible levels by the electronic volume function depending on the data set in the

6-bit electronic volume registers. Table 10 shows the value for α depending on the electronic volume

Page 22/14

register settings. Rb/Ra is the V5 voltage regulator internal resistor ratio, and can be set to 8 different levels through the V5 voltage regulator internal resistor ratio set command. The (1 + Rb/Ra) ratio assumes the values shown in Table 11 depending on the 3-bit data settings in the V5 voltage regulator internal resistor ratio register.

V5 voltage regulator internal resistance ratio register value and (1 + Rb/Ra) ratio (Reference value)

Figures 9, 10 show V5 voltage measured by values of the internal resistance ratio resistor for V5 voltage adjustment and electric volume resister for each temperature grade model.

Page 23/14

The V5 voltage as a function of the V5 voltage regulator internal resistor ratio register and the electronic volume register.

Setup example: When selecting Ta = 25°C and V5 = –7V for an ST7565S on which Temperature gradient

= –0.05%/°C.

Using Figure 9 and the equation A-1, the following setup is enabled.

At this time, the variable range and the notch width of the V5 voltage is, as shown Table 13, as dependent on the electronic volume.

(B) When an External Resistance is Used (The V5 Voltage Regulator Internal Resistors Are Not

Used) (1)

The liquid crystal power supply voltage V5 can also be set without using the V5 voltage regulator internal resistors (IRS terminal = “L”) by adding resistors Ra’ and Rb’ between VDD and VR, and between VR and V5, respectively. When this is done, the use of the electronic volume function makes it possible to adjust the brightness of the liquid crystal display by controlling the liquid crystal power supply voltage

Page 24/14

V5 through commands.

In the range where | V5 | < | VOUT |, the V5 voltage can be calculated using equation B-1 based on the external resistances Ra’ and Rb’.

Setup example: When selecting Ta = 25°C and V5 = –7 V for ST7565S the temperature gradient

= –0.05%/°C.

When the central value of the electron volume register is (D5, D4, D3, D2, D1, D0) = (1, 0, 0, 0, 0, 0), then α = 31 and VREG = –2.1V so, according to equation B-1,

Moreover, when the value of the current running through Ra’ and Rb’ is set to 5 uA,

Consequently, by equations B-2 and B-3, At this time, the V5 voltage variable range and notch width, based on the electron volume function, is as given in Table 14.

(C) When External Resistors are Used (The V5 Voltage Regulator Internal Resistors Are Not Used)

Page 25/14

(2) When the external resistor described above are used, adding a variable resistor as well makes it possible to perform fine adjustments on Ra’ and Rb’, to set the liquid crystal drive voltage V5. In this case, the use of the electronic volume function makes it possible to control the liquid crystal power supply voltage V5 by commands to adjust the liquid crystal display brightness.

In the range where | V5 | < | VOUT | the V5 voltage can be calculated by equation C-1 below based on the

R1 and R2 (variable resistor) and R3 settings, where R2 can be subjected to fine adjustments (Δ R2).

Setup example: When selecting Ta = 25°C and V5 = –5 to –9V (using R2) for an ST7565S the temperature gradient = –0.05%/°C.

When the central value for the electronic volume register is set at (D5, D4, D3, D2, D1, D0) = (1, 0, 0, 0,

0, 0), then α = 31 and VREG = –2.1 V so, according to equation C-1, when Δ

R2 = 0 Ω, in order to make V5 = –9 V,

When ΔR2 = R2, in order to make V = –5 V,

When the current flowing VDD and V5 is set to 5 uA,

With this, according to equation C-2, C-3 and C-4, R1 = 264kΩ, R2 = 211kΩ, R3 = 925kΩ

The V5 voltage variable range and notch width based on the electron volume function is as shown in

Page 26/14

Table 15.

* When the V5 voltage regulator internal resistors or the electronic volume function is used, it is necessary to at least set the voltage regulator circuit and the voltage follower circuit to an operating mode using the power control set commands.

Moreover, it is necessary to provide a voltage from VOUT when the Booster circuit is OFF.

* The VR terminal is enabled only when the V5 voltage regulator internal resistors are not used (i.e. the

IRS terminal = “L”).

When the V5 voltage regulator internal resistors are used (i.e. when the IRS terminal = “H”), then the VR terminal is left open.

* Because the input impedance of the VR terminal is high, it is necessary to take into consideration short leads, shield cables, etc. to handle noise.

The LCD Voltage Generator Circuit

The V5 voltage is produced by a resistive voltage divider within the IC, and can be produced at the V1,

V2, V3, and V4 voltage levels required for liquid crystal driving. Moreover, when the voltage follower changes the impedance, it provides V1, V2, V3 and V4 to the liquid crystal drive circuit.

High Power Mode

The power supply circuit equipped in the ST7565S chips has very low power consumption (normal mode:

HPM = “H”).

However, for LCDs or panels with large loads, this low-power power supply may cause display quality to degrade. When this occurs, setting the HPM terminal to “L” (high power mode) can improve the quality of the display. We recommend that the display be checked on actual equipment to determine whether or not to use this mode. Moreover, if the improvement to the display is inadequate even after high power mode has been set, then it is necessary to add a liquid crystal drive power supply externally.

The Internal Power Supply Shutdown Command Sequence

The sequence shown in Figure 13 is recommended for shutting down the internal power supply, first placing the power supply in power saver mode and then turning the power supply OFF.

Page 27/14

The temperature grade of the Internal Power Supply for ST7565S (-0.05%/°C) :

Reference Circuit Examples

Figure 15 shows reference circuit examples.

1. When used all of the step-up circuit, voltage regulating circuit and V/F circuit

(1) When the voltage regulator internal resistor is used.

(Example where VSS2 = VSS, with 4x step-up)

(2) When the voltage regulator internal resistor is not used.

(Example where VSS2 = VSS, with 4x step-up)

2. When the voltage regulator circuit and V/F circuit alone are used

(1) When the V5 voltage regulator internal resistor is not used.

(2) When the V5 voltage regulator internal resistor is used.

Page 28/14

3. When the V/F circuit alone is used 4. When the built-in power is not used

5. When the built-in power circuit is used to drive a liquid crystal panel heavily loaded with AC or DC, it is recommended to connect an external resistor to stabilize potentials of V1, V2, V3 and V4 which are output from the built-in voltage follower.

Examples of shared reference settings When V5 can vary between –8 and 12 V

Page 29/14

C1 and C2 are determined by the size of the LCD being driven

Reference set value R4: 100KΩ ~ 1MΩ It is recommended to set an optimum resistance value R4 taking the liquid crystal display and the drive waveform.

Figure 15

* 1. Because the VR terminal input impedance is high, use short leads and shielded lines.

* 2. C1 and C2 are determined by the size of the LCD being driven. Select a value that will stabilize the liquid crystal drive voltage.

Example of the Process by which to Determine the Settings:

• Turn the voltage regulator circuit and voltage follower circuit ON and supply a voltage to VOUT from the outside.

• Determine C2 by displaying an LCD pattern with a heavy load (such as horizontal stripes) and selecting a C2 that stabilizes the liquid crystal drive voltages (V1 to V5). Note that all C2 capacitors must have the same capacitance value.

• Next turn all the power supplies ON and determine C1.

The Reset Circuit

When the /RES input comes to the “L” level, these LS Is return to the default state. Their default states are as follows:

1. Display OFF

2. Normal display

3. ADC select: Normal (ADC command D0 = “L”)

4. Power control register: (D2, D1, D0) = (0, 0, 0)

5. Serial interface internal register data clear

6. LCD power supply bias rate:

Page 30/14

1/65 DUTY = 1/9 bias

1/49,1/55,1/53 DUTY = 1/8 bias

1/33 DUTY = 1/6 bias

7. All-indicator lamps-on OFF (All-indicator lamps ON/OFF command D0 = “L”)

8. Power saving clear

9. V5 voltage regulator internal resistors Ra and Rb separation

10. Output conditions of SEG and COM terminals SEG=VDD , COM=VDD

11. Read modify write OFF

12. Static indicator OFF Static indicator register : (D1, D2) = (0, 0)

13. Display start line set to first line

14. Column address set to Address 0

15. Page address set to Page 0

16. Common output status normal

17. V5 voltage regulator internal resistor ratio set mode clear

18. Electronic volume register set mode clear Electronic volume register :

(D5, D4, D3, D2, D1, D0) = (1, 0. 0, 0, 0,0)

19. Test mode clear

On the other hand, when the reset command is used, the above default settings from 11 to 19 are only executed.

When the power is turned on, the IC internal state becomes unstable, and it is necessary to initialize it using the /RES terminal. After the initialization, each input terminal should be controlled normally.

Moreover, when the control signal from the MPU is in the high impedance, an over current may flow to the IC. After applying a current, it is necessary to take proper measures to prevent the input terminal from getting into the high impedance state.

If the internal liquid crystal power supply circuit is not used on ST7565S,it is necessary that /RES is “H” when the external liquid crystal power supply is turned on. This IC has the function to discharge V5 when

/RES is “L,” and the external power supply short-circuits to VDD when /RES is “L.”

While /RES is “L,” the oscillator and the display timing generator stop, and the CL, FR, FRS and /DOF terminals are fixed to “H.” The terminals D0 to D7 are not affected. The VDD level is output from the

SEG and COM output terminals.

This means that an internal resistor is connected between VDD and V5.

When the internal liquid crystal power supply circuit is not used on other models of ST7565S series, it is necessary that /RES is “L” when the external liquid crystal power supply is turned on.

While /RES is “L,” the oscillator works but the display timing generator stops, and the CL, FR, FRS and

/DOF terminals are fixed to “H.” The terminals D0 to D7 are not affected.

Page 31/14

COMMANDS

The ST7565S identify the data bus signals by a combination of A0, /RD (E), /WR(R/W) signals.

Command interpretation and execution does not depend on the external clock, but rather is performed through internal timing only, and thus the processing is fast enough that normally a busy check is not required.

In the 8080 MPU interface, commands are launched by inputting a low pulse to the RD terminal for reading, and inputting a low pulse to the /WR terminal for writing. In the 6800 Series MPU interface, the interface is placed in a read mode when an “H” signal is input to the R/W terminal and placed in a write mode when a “L” signal is input to the R/W terminal and then the command is launched by inputting a high pulse to the E terminal. Consequently, the 6800 Series MPU interface is different than the 80x86

Series MPU interface in that in the explanation of commands and the display commands the status read and display data read /RD (E) becomes “1(H)”. In the explanations below the commands are explained using the 8080 Series MPU interface as the example.

When the serial interface is selected, the data is input in sequence starting with D7.

<Explanation of Commands>

Display ON/OFF

This command turns the display ON and OFF.

When the display OFF command is executed when in the display all points ON mode, power saver mode is entered. See the section on the power saver for details.

Display Start Line Set

This command is used to specify the display start line address of the display data RAM shown in Figure 4.

For further details see the explanation of this function in “The Line Address Circuit”.

Page Address Set

This command specifies the page address corresponding to the low address when the MPU accesses the display data RAM (see Figure 4). Specifying the page address and column address enables to access a desired bit of the display data RAM.

Changing the page address does not accompany a change in the status display.

Page 32/14

Column Address Set

This command specifies the column address of the display data RAM shown in Figure 4. The column address is split into two sections (the higher 4 bits and the lower 4 bits) when it is set (fundamentally, set continuously). Each time the display data RAM is accessed, the column address automatically increments

(+1), making it possible for the MPU to continuously read from/write to the display data. The column address increment is topped at 83H. This does not change the page address continuously. See the function explanation in “The Column Address Circuit,” for details.

Display Data Write

This command writes 8-bit data to the specified display data RAM address. Since the column address is automatically incremented by “1” after the write, the MPU can write the display data.

Page 33/14

Display Data Read

This command reads 8-bit data from the specified display data RAM address. Since the column address is automatically incremented by “1” after the read, the CPU can continuously read multiple-word data. One dummy read is required immediately after the column address has been set. See the function explanation in “Display Data RAM” for the explanation of accessing the internal registers. When the serial interface is used, reading of the display data becomes unavailable.

ADC Select (Segment Driver Direction Select)

This command can reverse the correspondence between the display RAM data column address and the segment driver output.

Thus, sequence of the segment driver output pins may be reversed by the command. See the column address circuit (page 1–20) for the detail. Increment of the column address (by “1”) accompanying the reading or writing the display data is done according to the column address indicated in Figure 4.

Display Normal/Reverse

This command can reverse the lit and unlit display without overwriting the contents of the display data

RAM. When this is done the display data RAM contents are maintained.

Display All Points ON/OFF

This command makes it possible to force all display points ON regardless of the content of the display data RAM. The contents of the display data RAM are maintained when this is done. This command takes priority over the display normal/reverse command.

Page 34/14

When the display is in an OFF mode, executing the display all points ON command will place the display in power save mode. For details, see the Power Save section.

LCD Bias Set

This command selects the voltage bias ratio required for the liquid crystal display.

Read/Modify/Write

This command is used paired with the “END” command. Once this command has been input, the display data read command does not change the column address, but only the display data write command increments (+1) the column address. This mode is maintained until the END command is input. When the

END command is input, the column address returns to the address it was at when the read/modify/write command was entered. This function makes it possible to reduce the load on the MPU when there are repeating data changes in a specified display region, such as when there is a blanking cursor.

* Even in read/modify/write mode, other commands aside from display data read/write commands can also be used.

Page 35/14

End

This command releases the read/modify/write mode, and returns the column address to the address it was at when the mode was entered.

Reset

This command initializes the display start line, the column address, the page address, the common output mode, the V5 voltage regulator internal resistor ratio, the electronic volume, and the static indicator are reset, and the read/modify/write mode and test mode are released. There is no impact on the display data

RAM. See the function explanation in “Reset” for details.

The reset operation is performed after the reset command is entered.

Page 36/14

The initialization when the power supply is applied must be done through applying a reset signal to the

/RES terminal. The reset command must not be used instead.

Common Output Mode Select

This command can select the scan direction of the COM output terminal. For details, see the function explanation in “Common Output Mode Select Circuit.”

Power Controller Set

This command sets the power supply circuit functions. See the function explanation in “The Power

Supply Circuit,” for details

V5 Voltage Regulator Internal Resistor Ratio Set

This command sets the V5 voltage regulator internal resistor ratio. For details, see the function explanation is “The Voltage Regulator circuit " and table 11 .

Page 37/14

The Electronic Volume (Double Byte Command)

This command makes it possible to adjust the brightness of the liquid crystal display by controlling the

LCD drive voltage V5 through the output from the voltage regulator circuits of the internal liquid crystal power supply. This command is a two byte command used as a pair with the electronic volume mode set command and the electronic volume register set command, and both commands must be issued one after the other.

The Electronic Volume Mode Set

When this command is input, the electronic volume register set command becomes enabled. Once the electronic volume mode has been set, no other command except for the electronic volume register command can be used. Once the electronic volume register set command has been used to set data into the register, then the electronic volume mode is released.

Electronic Volume Register Set

By using this command to set six bits of data to the electronic volume register, the liquid crystal drive voltage V5 assumes one of the 64 voltage levels.

When this command is input, the electronic volume mode is released after the electronic volume register has been set.

* Inactive bit (set “0”)

When the electronic volume function is not used, set this to (1, 0, 0, 0, 0, 0)

The Electronic Volume Register Set Sequence

Page 38/14

Static Indicator (Double Byte Command)

This command controls the static drive system indicator display. The static indicator display is controlled by this command only, and is independent of other display control commands.

This is used when one of the static indicator liquid crystal drive electrodes is connected to the FR terminal, and the other is connected to the FRS terminal. A different pattern is recommended for the static indicator electrodes than for the dynamic drive electrodes. If the pattern is too close, it can result in deterioration of the liquid crystal and of the electrodes.

The static indicator ON command is a double byte command paired with the static indicator register set command, and thus one must execute one after the other. (The static indicator OFF command is a single byte command.)

Static Indicator ON/OFF

When the static indicator ON command is entered, the static indicator register set command is enabled.

Once the static indicator ON command has been entered, no other command aside from the static indicator register set command can be used.

This mode is cleared when data is set in the register by the static indicator register set command.

Static Indicator Register Set

This command sets two bits of data into the static indicator register, and is used to set the static indicator into a blinking mode.

* Disabled bit (set “0”)

Static Indicator Register Set Sequence

Page 39/14

Power Save (Compound Command)

When the display all points ON is performed while the display is in the OFF mode, the power saver mode is entered, thus greatly reducing power consumption.

The power saver mode has two different modes: the sleep mode and the standby mode. When the static indicator is OFF, it is the sleep mode that is entered. When the static indicator is ON, it is the standby mode that is entered.

In the sleep mode and in the standby mode, the display data is saved as is the operating mode that was in effect before the power saver mode was initiated, and the MPU is still able to access the display data

RAM.

Refer to figure 28 for power save off sequence.

Sleep Mode

This stops all operations in the LCD display system, and as long as there are no accesses from the MPU, the consumption current is reduced to a value near the static current. The internal modes during sleep mode are as follows:

1. The oscillator circuit and the LCD power supply circuit are halted.

2. All liquid crystal drive circuits are halted, and the segment in common drive outputs output a VDD level.

Standby Mode

The duty LCD display system operations are halted and only the static drive system for the indicator continues to operate, providing the minimum required consumption current for the static drive. The internal modes are in the following states during standby mode.

1 The LCD power supply circuits are halted. The oscillator circuit continues to operate.

2 The duty drive system liquid crystal drive circuits are halted and the segment and common driver outputs output a VDD level.

Page 40/14

The static drive system does not operate.

When a reset command is performed while in standby mode, the system enters sleep mode.

* When an external power supply is used, it is recommended that the functions of the external power supply circuit be stopped when the power saver mode is started. For example, when the various levels of liquid crystal drive voltage are provided by external resistive voltage dividers, it is recommended that a circuit be added in order to cut the electrical current flowing through the resistive voltage divider circuit when the power saver mode is in effect. The ST7565S series chips have a liquid crystal display blanking control terminal /DOF. This terminal enters an “L” state when the power saver mode is launched.

Using the output of /DOF, it is possible to stop the function of an external power supply circuit.

* When the master is turned on, the oscillator circuit is operable immediately after the powering on.

The Booster Ratio (Double Byte Command)

This command makes it possible to select step-up ratio. It is used when the power control set have turn on the internal booster circuit. This command is a two byte command used as a pair with the booster ratio select mode set command and the booster ratio register set command, and both commands must be issued one after the other.

Booster Ratio Select Mode Set

When this command is input, the Booster ratio register set command becomes enabled. Once the booster ratio select mode has been set, no other command except for the booster ratio register command can be used. Once the booster ratio register set command has been used to set data into the register, then the booster ratio select mode is released.

Booster Ratio Register Set

By using this command to set two bits of data to the booster ratio register, it can be select what kind of the booster ratio can be used.

When this command is input, the booster ratio select mode is released after the booster ratio register has been set.

Page 41/14

Test

This is a command for IC chip testing. Please do not use it. If the test command is used by accident, it can be cleared by applying a “L” signal to the /RES input by the reset command or by using an NOP.

Note: The ST7565S maintain their operating modes until something happens to change them.

Consequently, excessive external noise, etc., can change the internal modes of the ST7565S . Thus in the packaging and system design it is necessary to suppress the noise or take measure to prevent the noise from influencing the chip. Moreover, it is recommended that the operating modes be refreshed periodically to prevent the effects of unanticipated noise.

Page 42/14

Page 43/14

COMMAND DESCRIPTION

Instruction Setup: Reference

(1) Initialization

Note: With this IC, when the power is applied, LCD driving non-selective potentials V2 and V3 (SEG pin) and V1 and V4 (COM pin) are output through the LCD driving output pins SEG and COM. When electric charge is remaining in the smoothing capacitor connecting between the LCD driving voltage output pins

(V1 ~ V5) and the VDD pin, the picture on the display may become totally dark instantaneously when the power is turned on. To avoid occurrence of such a failure, we recommend the following flow when turning on the power.

1. When the built-in power is being used immediately after turning on the power:

* The target time of 5ms will result to vary depending on the panel characteristics and the capacitance of the smoothing capacitor. Therefore, we suggest you to conduct an operation check using the actual equipment.

Page 44/14

Notes: Refer to respective sections or paragraphs listed below.

*1: Description of functions; Resetting circuit

*2: Command description; LCD bias setting

*3: Command description; ADC selection

*4: Command description; Common output state selection

*5: Description of functions; Power circuit & Command description; Setting the built-in resistance radio for regulation of the V5 voltage

*6: Description of functions; Power circuit & Command description; Electronic volume control

*7: Description of functions; Power circuit & Command description; Power control setting

2. When the built-in power is not being used immediately after turning on the power:

Page 45/14

* The target time of 5ms will result to vary depending on the panel characteristics and the capacitance of the smoothing capacitor. Therefore, we suggest you to conduct an operation check using the actual equipment.

Notes: Refer to respective sections or paragraphs listed below.

*1: Description of functions; Resetting circuit

*2: Command description; LCD bias setting

*3: Command description; ADC selection

*4: Command description; Common output state selection

*5: Description of functions; Power circuit & Command description; Setting the built-in resistance radio for regulation of the V5 voltage

*6: Description of functions; Power circuit & Command description; Electronic volume control

*7: Description of functions; Power circuit & Command description; Power control setting

*8: The power saver ON state can either be in sleep state or stand-by state.

Command description; Power saver START (multiple commands)

Page 46/14

(2) Data Display

Notes: Reference items

*9: Command Description; Display start line set

*10: Command Description; Page address set

*11: Command Description; Column address set

*12: Command Description; Display data write

*13: Command Description; Display ON/OFF

Avoid displaying all the data at the data display start (when the display is ON) in white.

(3) Power OFF *14

Notes: Reference items

*14: The logic circuit of this IC’s power supply VDD - VSS controls the driver of the LCD power supply

VDD - V5. So, if the power supply VDD - VSS is cut off when the LCD power supply VDD - V5 has still any residual voltage, the driver (COM. SEG) may output any uncontrolled voltage. When turning off

Page 47/14

the power, observe the following basic procedures:

• After turning off the internal power supply, make sure that the potential V5 ~ V1 has become below the threshold voltage of the LCD panel, and then turn off this IC’s power supply (VDD - VSS). 6.

Description of Function, 6.7 Power Circuit

*15: After inputting the power save command, be sure to reset the function using the /RES terminal until the power supply VDD - VSS is turned off. 7. Command Description (20) Power Save

*16: After inputting the power save command, do not reset the function using the /RES terminal until the power supply VDD - VSS is turned off. 7. Command Description (20) Power Save

Refresh

It is recommended to turn on the refresh sequence regularly at a specified interval.

Precautions on Turning off the power

<Turning the power (VDD - VSS) off>

1) Power Save (The LCD powers (VDD - V5) are off.) → Reset input → Power (VDD - VSS) OFF

• Observe tL > tH.

• When tL < tH, an irregular display may occur.

Set tL on the MPU according to the software. tH is determined according to the external capacity C2

(smoothing capacity of V5 ~ V1) and the driver’s discharging capacity.

Page 48/14

<Turning the power (VDD - VSS) off : When command control is not possible.>

2) Reset (The LCD powers (VDD - VSS) are off.) → Power (VDD - VSS) OFF

• Observe tL > tH.

• When tL < tH, an irregular display may occur.

For tL, make the power (VDD - VSS) falling characteristics longer or consider any other method. tH is determined according to the external capacity C2 (smoothing capacity of V5 to V1) and the driver’s discharging capacity.

Page 49/14

<Reference Data>

V5 voltage falling (discharge) time (tH) after the process of operation → power save → reset.

V5 voltage falling (discharge) time (tH) after the process of operation → reset.

Page 50/14

10.Reliability

Content of Reliability Test (wide temperature, -20

~70)

Test Item

High Temperature storage

Low Temperature storage

High Temperature

Operation

Low Temperature

Operation

High Temperature/

Humidity Operation

Thermal shock resistance

Vibration test

Static electricity test

Environmental Test

Content of Test

Endurance test applying the high storage temperature for a long time.

Endurance test applying the high storage temperature for a long time.

Endurance test applying the electric stress

(Voltage & Current) and the thermal stress to the element for a long time.

Endurance test applying the electric stress under low temperature for a long time.

The module should be allowed to stand at 60

,90%RH max

For 96hrs under no-load condition excluding the polarizer,

Then taking it out and drying it at normal temperature.

The sample should be allowed stand the following 10 cycles of operation

-20℃ 25℃ 70℃

30min 5min 30min

1 cycle

Test Condition Note

80℃

2

200hrs

-30℃

200hrs

1,2

70℃

200hrs

-20℃

200hrs

60℃,90%RH

96hrs

-20℃/70℃

10 cycles

——

1

1,2

——

Endurance test applying the vibration during transportation and using.

Endurance test applying the electric stress to the terminal.

Total fixed amplitude : 1.5mm

Vibration

Frequency :

10~55Hz

One cycle 60 seconds to 3 directions of X,Y,Z for Each

15 minutes

3

VS=800V,RS=1.5k

Ω

CS=100pF

1 time

——

Note1: No dew condensation to be observed.

Note2: The function test shall be conducted after 4 hours storage at the normal

Temperature and humidity after remove from the test chamber.

Note3: Vibration test will be conducted to the product itself without putting it in a container.

Page 51/14

11.Backlight Information

Specification

Supply Current

Supply Voltage

ILED

V

Reverse Voltage VR

Luminous

Intensity

IV

80

3.4

800

101 150

3.5

1000

mA V=*V

3.6

V

5 V

CD/M

2

ILED=101mA

Wave Length

LED Life Time

Color White

0.33

ILED=101mA

0.32

50000

Hr.

I

LED

101mA

Note: The LED of B/L is drive by current onlydriving voltage is only for reference

To make driving current in safety area (waste current between minimum and maximum).

Note1 :50K hours is only an estimate for reference.

R

LED B\L Drive Method

Drive from A , K

A

B/L

K

Page 52/14

12. Inspection specification

NO Item

01

Electrical

Testing

Criterion AQL

1.1 Missing vertical, horizontal segment, segment contrast defect.

1.2 Missing character , dot or icon.

1.3 Display malfunction.

1.4 No function or no display.

1.5 Current consumption exceeds product specifications.

1.6 LCD viewing angle defect.

1.7 Mixed product types.

1.8 Contrast defect.

0.65

02

Black or white spots on LCD

(display only)

2.1 White and black spots on display ≦0.25mm, no more than three white or black spots present.

2.2 Densely spaced: No more than two spots or lines within 3mm

2.5

03

LCD black spots, white spots,

3.1 Round type : As following drawing

Φ=( x + y ) / 2

SIZE Acceptable Q TY

Φ≦0.10 Accept no dense

0.10<Φ≦0.20

0.20<Φ≦0.25

0.25<Φ contamination

(non-display) 3.2 Line type : (As following drawing)

2

1

0

2.5

04

Polarizer bubbles

--- W≦0.02

L≦3.0 0.02<W≦0.03

L≦2.5 0.03<W≦0.05

---

0.05<W

If bubbles are visible, judge using black spot specifications, not easy to find, must check in specify direction.

Size Φ

Accept no dense

2

As round type

Φ≦0.20

Accept no dense

0.20<Φ≦0.50

3

0.50<Φ≦1.00

2

1.00<Φ

Total Q TY

Acceptable Q TY

0

3

2.5

2.5

Page 53/14

NO Item Criterion

05 Scratches Follow NO.3 LCD black spots, white spots, contamination

Symbols Define: x: Chip length y: Chip width z: Chip thickness k: Seal width t: Glass thickness a: LCD side length

L: Electrode pad length:

6.1 General glass chip :

6.1.1 Chip on panel surface and crack between panels:

AQL

06

Chipped glass z: Chip thickness

Z≦1/2t y: Chip width

Not over viewing area

Not exceed 1/3k x: Chip length x≦1/8a

1/2t<z≦2t x≦1/8a

☉If there are 2 or more chips, x is total length of each chip.

6.1.2 Corner crack:

2.5 z: Chip thickness

Z≦1/2t y: Chip width

Not over viewing area

Not exceed 1/3k x: Chip length x≦1/8a

1/2t<z≦2t x≦1/8a

☉If there are 2 or more chips, x is the total length of each chip.

Page 54/14

NO Item Criterion

Symbols : x: Chip length y: Chip width z: Chip thickness k: Seal width t: Glass thickness a: LCD side length

L: Electrode pad length

6.2 Protrusion over terminal :

6.2.1 Chip on electrode pad :

AQL

06

Glass crack y: Chip width y≦0.5mm

6.2.2 Non-conductive portion: x: Chip length x≦1/8a z: Chip thickness

0 < z ≦ t y: Chip width y≦ L x: Chip length x≦1/8a

☉If the chipped area touches the ITO terminal, over 2/3 of the ITO must remain and be inspected according to electrode terminal specifications.

☉If the product will be heat sealed by the customer, the alignment mark not be damaged.

6.2.3 Substrate protuberance and internal crack. z: Chip thickness

0 < z ≦ t y: width y≦1/3L x: length x ≦ a

2.5

Page 55/14

NO Item Criterion

AQL

2.5

08

Backlight elements

8.1 Illumination source flickers when lit.

8.2 Spots or scratched that appear when lit must be judged. Using

LCD spot, lines and contamination standards.

8.3 Backlight doesn’t light or color wrong.

9.1 Bezel may not have rust, be deformed or have fingerprints,

09 Bezel stains or other contamination.

9.2 Bezel must comply with job specifications.

10

PCB、COB

10.1 COB seal may not have pinholes larger than 0.2mm or contamination.

10.2 COB seal surface may not have pinholes through to the IC.

10.3

The height of the COB should not exceed the height indicated in the assembly diagram.

10.4 There may not be more than 2mm of sealant outside the seal area on the PCB. And there should be no more than three places.

10.5 No oxidation or contamination PCB terminals.

10.6 Parts on PCB must be the same as on the production characteristic chart. There should be no wrong parts, missing parts or excess parts.

10.7 The jumper on the PCB should conform to the product characteristic chart.

10.8 If solder gets on bezel tab pads, LED pad, zebra pad or screw hold pad, make sure it is smoothed down.

10.9

The Scraping testing standard for Copper Coating of PCB

0.65

2.5

0.65

2.5

0.65

X

Y

X * Y<=2mm

2

11.1 No un-melted solder paste may be present on the PCB.

11 Soldering

11.2 No cold solder joints, missing solder connections, oxidation or icicle.

11.3 No residue or solder balls on PCB.

11.4 No short circuits in components on PCB.

2.5

2.5

2.5

0.65

2.5

2.5

0.65

2.5

2.5

0.65

0.65

2.5

2.5

Page 56/14

NO Item Criterion

12.1 No oxidation, contamination, curves or, bends on interface Pin

(OLB) of TCP.

12.2 No cracks on interface pin (OLB) of TCP.

12.3 No contamination, solder residue or solder balls on product.

12

General appearance

12.4 The IC on the TCP may not be damaged, circuits.

12.5 The uppermost edge of the protective strip on the interface pin must be present or look as if it cause the interface pin to sever.

12.6 The residual rosin or tin oil of soldering (component or chip component) is not burned into brown or black color.

12.7 Sealant on top of the ITO circuit has not hardened.

12.8 Pin type must match type in specification sheet.

12.9 LCD pin loose or missing pins.

12.10 Product packaging must the same as specified on packaging specification sheet.

12.11 Product dimension and structure must conform to product specification sheet.

AQL

2.5

0.65

2.5

2.5

2.5

2.5

2.5

0.65

0.65

0.65

0.65

Page 57/14

13. Material List of Components for RoHs

.

1. WINSTAR Display Co., Ltd hereby declares that all of or part of products (with the mark

“#”in code), including, but not limited to, the LCM, accessories or packages, manufactured and/or delivered to your company (including your subsidiaries and affiliated company) directly or indirectly by our company (including our subsidiaries or affiliated companies) do not intentionally contain any of the substances listed in all applicable EU directives and regulations, including the following substances.

Exhibit A:The Harmful Material List

Material (Cd) (Pb) (Hg) (Cr6+) PBBs PBDEs

Limited

Value

100 ppm

1000 ppm

1000 ppm

1000 ppm

1000 ppm

1000 ppm

Above limited value is set up according to RoHS.

2.Process for RoHS requirement:

(1) Use the Sn/Ag/Cu soldering surface;the surface of Pb-free solder is rougher than we used before.

(2) Heat-resistance temp.:

Reflow:250 ,30 seconds Max.;

Connector soldering wave or hand soldering:320 , 10 seconds max.

(3) Temp. curve of reflow, max. Temp.:235±5 ;

Recommended customer’s soldering temp. of connector:280 , 3 seconds.

Page 58/14

winstar

LCM Sample Estimate Feedback Sheet

Module Number Page: 1

1

Panel Specification

1.

Panel Type:

Pass

2. View Direction:

3. Numbers of Dots:

Pass

Pass

4. View Area:

7. Storage Temperature:

Pass

5. Active Area:

Pass

6. Operating Temperature: □ Pass

Pass

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

8. Others:

2

Mechanical Specification

1.

PCB Size:

Pass

2. Frame Size:

3. Materal of Frame:

Pass

Pass

4. Connector Position:

Pass

5. Fix Hole Position:A

Pass

6. Backlight Position:

7. Thickness of PCB:

Pass

Pass

8. Height of Frame to PCB: □ Pass

9. Height of Module:

Pass

10. Others: □

Pass

3

Relative Hole Size

1. Pitch of Connector:

Pass

2. Hole size of Connector:

Pass

3. Mounting Hole size:

4. Mounting Hole Type:

5. Others:

Pass

Pass

Pass

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

4Backlight Specification

1. B/L Type:

4. B/L Driving Current:

Pass

NG ,

2. B/L Color: □

Pass

NG ,

3. B/L Driving Voltage (Reference for LED Type): □ Pass

NG ,

Pass

NG ,

5. Brightness of B/L:

Pass

NG ,

6. B/L Solder Method:

7. Others:

Pass

Pass

NG ,

NG ,

>> Go to page 2 <<

Page 59/14

winstar

Module Number Page: 2

5

Electronic Characteristics of Module

1.

Input Voltage:

Pass

2. Supply Current:

Pass

3. Driving Voltage for LCD:

Pass

4. Contrast for LCD:

Pass

5. B/L Driving Method:

Pass

6. Negative Voltage Output:

Pass

7. Interface Function:

Pass

8. LCD Uniformity:

Pass

9. ESD test:

Pass

10. Others: □

Pass

6

Summary

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

NG ,

Sales signature

Customer Signature Date / /

Page 60/14

Was this manual useful for you? yes no
Thank you for your participation!

* Your assessment is very important for improving the work of artificial intelligence, which forms the content of this project

Download PDF

advertisement