M PIC12F629/675 Data Sheet 8-Pin FLASH-Based 8-Bit

M PIC12F629/675 Data Sheet 8-Pin FLASH-Based 8-Bit
M
PIC12F629/675
Data Sheet
8-Pin FLASH-Based 8-Bit
CMOS Microcontrollers
 2002 Microchip Technology Inc.
Preliminary
DS41190A
Note the following details of the code protection feature on PICmicro® MCUs.
•
•
•
•
•
•
The PICmicro family meets the specifications contained in the Microchip Data Sheet.
Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today,
when used in the intended manner and under normal conditions.
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet.
The person doing so may be engaged in theft of intellectual property.
Microchip is willing to work with the customer who is concerned about the integrity of their code.
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as “unbreakable”.
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of
our product.
If you have any further questions about this matter, please contact the local sales office nearest to you.
Information contained in this publication regarding device
applications and the like is intended through suggestion only
and may be superseded by updates. It is your responsibility to
ensure that your application meets with your specifications.
No representation or warranty is given and no liability is
assumed by Microchip Technology Incorporated with respect
to the accuracy or use of such information, or infringement of
patents or other intellectual property rights arising from such
use or otherwise. Use of Microchip’s products as critical components in life support systems is not authorized except with
express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property
rights.
Trademarks
The Microchip name and logo, the Microchip logo, FilterLab,
KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER,
PICSTART, PRO MATE, SEEVAL and The Embedded Control
Solutions Company are registered trademarks of Microchip
Technology Incorporated in the U.S.A. and other countries.
dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB,
In-Circuit Serial Programming, ICSP, ICEPIC, microPort,
Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM,
MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode
and Total Endurance are trademarks of Microchip Technology
Incorporated in the U.S.A.
Serialized Quick Turn Programming (SQTP) is a service mark
of Microchip Technology Incorporated in the U.S.A.
All other trademarks mentioned herein are property of their
respective companies.
© 2002, Microchip Technology Incorporated, Printed in the
U.S.A., All Rights Reserved.
Printed on recycled paper.
Microchip received QS-9000 quality system
certification for its worldwide headquarters,
design and wafer fabrication facilities in
Chandler and Tempe, Arizona in July 1999. The
Company’s quality system processes and
procedures are QS-9000 compliant for its
PICmicro® 8-bit MCUs, KEELOQ® code hopping
devices, Serial EEPROMs and microperipheral
products. In addition, Microchip’s quality
system for the design and manufacture of
development systems is ISO 9001 certified.
DS41190A - page ii
Preliminary
 2002 Microchip Technology Inc.
M
PIC12F629/675
8-Pin FLASH-Based 8-Bit CMOS Microcontroller
Devices included in this Data Sheet:
• PIC12F629
Pin Diagram
8-Pin PDIP, SOIC
• PIC12F675
High Performance RISC CPU:
VDD
• Only 35 instructions to learn
• All single cycle instructions (200 ns), except for
program branches which are two-cycle
• Operating speed:
- DC - 20 MHz oscillator/clock input
- DC - 200 ns instruction cycle
• Memory
- 1024 x 14 words of FLASH Program Memory
- 64 x 8 bytes of Data Memory (SRAM)
- 128 x 8 bytes of EEPROM data memory
• Interrupt capability
• 16 special function hardware registers
• 8-level deep hardware stack
• Direct, Indirect, and Relative Addressing modes
GP3/MCLR/VPP
1
2
3
4
PIC12F629
GP5/T1CKI/
OSC1/CLKIN
GP4/T1G/
OSC2/CLKOUT
8
VSS
7
GP0/CIN+/ICSPDAT
6
GP1/CIN-/ICSPCLK
5
GP2/T0CKI/
INT/COUT
Special Microcontroller Features:
Peripheral Features:
• 6 I/O pins with individual direction control
• High current sink/source for direct LED drive
• Analog comparator module with:
- One analog comparator
- Programmable on-chip comparator voltage
reference (CVREF) module
- Programmable input multiplexing from device
inputs
- Comparator output is externally accessible
• Analog-to-Digital Converter module (PIC12F675):
- 10-bit resolution
- Programmable 4-channel input
- Voltage reference input
• Timer0: 8-bit timer/counter with 8-bit
programmable prescaler
• Enhanced Timer1:
- 16-bit timer/counter with prescaler
- External Gate Input mode
- Option to use OSC1 and OSC2 in LP mode
as Timer1 oscillator, if INTRC Oscillator mode
selected
• 64 bytes of general purpose RAM
• Low power Power-on Reset (POR)
• Power-up Timer (PWRT) and Oscillator Start-up
Timer (OST)
• Low power Brown-out Detect (BOD)
• Watchdog Timer (WDT) with its own on-chip RC
oscillator for reliable operation
• Multiplexed MCLR pin
• Interrupt-on-pin change
• Individual programmable weak pull-ups
• Programmable code protection
• Power saving SLEEP mode
• Selectable oscillator options
- RC:
External RC oscillator
- INTOSC: 4 MHz internal oscillator
- EC:
External Clock input
- XT:
Standard crystal/resonator
- HS:
High speed crystal/resonator
- LP:
Power saving, low frequency crystal
• In-Circuit Serial ProgrammingTM (ICSPTM) via
two pins
• Four user programmable ID locations
CMOS Technology:
• Low power, high speed CMOS FLASH technology
• Fully static design
• Wide operating voltage range
- PIC12F629/675 - 2.0V to 5.5V
• Industrial and Extended temperature range
• Low power consumption
- < 1.0 mA @ 5.5V, 4.0 MHz
- 20 µA typical @ 2.0V, 32 kHz
- < 1.0 µA typical standby current @ 2.0V
* 8-bit, 8-pin devices protected by Microchip’s Low Pin Count Patent: U.S. Patent No. 5,847,450. Additional U.S. and
foreign patents and applications may be issued or pending.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 1
PIC12F629/675
Pin Diagrams
8-pin PDIP, SOIC
1
GP5/T1CKI/OSC1/CLKIN
2
GP4/AN3/T1G/OSC2/CLKOUT
3
GP3/MCLR/VPP
4
PIC12F675
VDD
8
VSS
7
GP0/AN0/CIN+/ICSPDAT
6
GP1/AN1/CIN-/VREF/ICSPCLK
5
GP2/AN2/T0CKI/INT/COUT
VSS
GP0/CIN+/ICSPDAT
GP1/CIN-/ICSPCLK
GP2/T0CKI/INT/COUT
VSS
GP0/AN0/CIN+/ICSPDAT
GP1/AN1/CIN-/VREF/ICSPCLK
GP2/AN2/T0CKI/INT/COUT
8-pin MLF-S
8 7 6 5
PIC12F675
1 2 3 4
1 2 3 4
VDD
GP5/T1CKI/OSC1/CLKIN
GP4/T1G/OSC2/CLKOUT
GP3/MCLR/VPP
VDD
GP5/T1CKI/OSC1/CLKIN
GP4/AN3/T1G/OSC2/CLKOUT
GP3/MCLR/VPP
8 7 6 5
PIC12F629
DS41190A-page 2
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
Table of Contents
1.0 Device Overview. ......................................................................................................................................................................... 5
2.0 Memory Organization ....................... ............................................................................................................................................7
3.0 GPIO Port............................ .......................................................................................................................................................19
4.0 Timer0 Module ........................................................................................................................................................................... 25
5.0 Timer1 Module with Gate Control............................................................................................................................................... 28
6.0 Comparator Module.................................................................................................................................................................... 33
7.0 Analog-to-Digital Converter (A/D) Module (PIC12F675 only)..................................................................................................... 39
8.0 Data EEPROM Memory. ............................................................................................................................................................ 47
9.0 Special Features of the CPU...................................................................................................................................................... 51
10.0 Instruction Set Summary ............................................................................................................................................................ 69
11.0 Development Support................................................................................................................................................................. 77
12.0 Electrical Specifications.............................................................................................................................................................. 83
13.0 Packaging Information.............................................................................................................................................................. 101
Appendix A: Data Sheet Revision History ....................................................................................................................................... 107
Appendix B: Device Differences...................................................................................................................................................... 107
Appendix C: Device Migrations ....................................................................................................................................................... 108
Appendix D: Migrating from other PICmicro Devices ...................................................................................................................... 108
Appendix E: Development Tool Version Requirements .................................................................................................................. 109
Index .................................................................................................................................................................................................. 111
On-Line Support ................................................................................................................................................................................ 115
Reader Response ............................................................................................................................................................................. 116
Product Identification System ........................................................................................................................................................... 117
TO OUR VALUED CUSTOMERS
It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip
products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and
enhanced as new volumes and updates are introduced.
If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via
E-mail at [email protected] or fax the Reader Response Form in the back of this data sheet to (480) 792-4150.
We welcome your feedback.
Most Current Data Sheet
To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:
http://www.microchip.com
You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page.
The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).
Errata
An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current
devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision
of silicon and revision of document to which it applies.
To determine if an errata sheet exists for a particular device, please check with one of the following:
• Microchip’s Worldwide Web site; http://www.microchip.com
• Your local Microchip sales office (see last page)
• The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277
When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.
Customer Notification System
Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 3
PIC12F629/675
NOTES:
DS41190A-page 4
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
1.0
DEVICE OVERVIEW
Sheet, and is highly recommended reading for a better
understanding of the device architecture and operation
of the peripheral modules.
This document contains device specific information for
the PIC12F629/675. Additional information may be
found in the PICmicroTM Mid-Range Reference Manual
(DS33023), which may be obtained from your local
Microchip Sales Representative or downloaded from
the Microchip web site. The Reference Manual should
be considered a complementary document to this Data
FIGURE 1-1:
The PIC12F629 and PIC12F675 devices are covered
by this Data Sheet. They are identical, except the
PIC12F675 has a 10-bit A/D converter. They come in
8-pin PDIP, SOIC, and MLF-S packages. Figure 1-1
shows a block diagram of the PIC12F629/675 devices.
Table 1-1 shows the Pinout Description.
PIC12F629/675 BLOCK DIAGRAM
13
Data Bus
Program Counter
FLASH
Program
Memory
Program
Bus
GP0/AN0/CIN+
GP1/AN1/CIN-/VREF
GP2/AN2/T0CKI/INT/COUT
GP3/MCLR/VPP
GP4/AN3/T1G/OSC2/CLKOUT
GP5/T1CKI/OSC1/CLKIN
RAM
File
Registers
64 x 8
8 Level Stack
(13-bit)
1K x 14
14
9
8
RAM
Addr(1)
Addr MUX
Instruction Reg
Direct Addr
7
8
Indirect
Addr
FSR Reg
Internal
4 MHz
Oscillator
STATUS Reg
8
3
Instruction
Decode &
Control
Power-up
Timer
Timing
Generation
OSC1/CLKIN
OSC2/CLKOUT
MUX
Oscillator
Start-up Timer
Power-on
Reset
Watchdog
Timer
Brown-out
Reset
VDD, VSS
ALU
8
W Reg
10-bit A/D
(PIC12F675 only)
Timer0
Timer1
CVREF
Comparator
EE Data
Memory
Note 1: Higher order bits are from STATUS register.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 5
PIC12F629/675
TABLE 1-1:
PIC12F629/675 PINOUT DESCRIPTION
Name
GP0/AN0/CIN+/ICSPDAT
GP1/AN1/CIN-/VREF/
ICSPCLK
GP2/AN2/T0CKI/INT/COUT
GP3/MCLR/VPP
GP4/AN3/T1G/OSC2/
CLKOUT
GP5/T1CKI/OSC1/CLKIN
VSS
VDD
DS41190A-page 6
Function
Input
Type
Output
Type
GP0
TTL
CMOS
AN0
CIN+
ICSPDAT
GP1
AN
AN
TTL
TTL
CMOS
CMOS
AN1
CINVREF
ICSPCLK
GP2
AN
AN
AN
ST
ST
CMOS
AN2
T0CKI
INT
COUT
AN
ST
ST
GP3
TTL
Input port w/ interrupt-on-change
MCLR
VPP
ST
HV
Master Clear
Programming voltage
GP4
TTL
AN3
AN
T1G
OSC2
CLKOUT
ST
GP5
TTL
T1CKI
OSC1
CLKIN
VSS
VDD
ST
XTAL
ST
Power
Power
CMOS
CMOS
XTAL
CMOS
CMOS
Description
Bi-directional I/O w/ programmable pull-up and
interrupt-on-change
A/D Channel 0 input (PIC12F675 only)
Comparator input
Serial programming I/O
Bi-directional I/O w/ programmable pull-up and
interrupt-on-change
A/D Channel 1 input (PIC12F675 only)
Comparator input
External voltage reference (PIC12F675 only)
Serial programming clock
Bi-directional I/O w/ programmable pull-up and
interrupt-on-change
A/D Channel 2 input (PIC12F675 only)
TMR0 clock input
External interrupt
Comparator output
Bi-directional I/O w/ programmable pull-up and
interrupt-on-change
A/D Channel 3 input (PIC12F675 only)
TMR1 gate
Crystal/resonator
FOSC/4 output
Bi-directional I/O w/ programmable pull-up and
interrupt-on-change
TMR1 clock
Crystal/resonator
External clock input/RC oscillator connection
Ground reference
Positive supply
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
2.0
MEMORY ORGANIZATION
2.2
2.1
Program Memory Organization
The data memory (see Figure 2-2) is partitioned into
two banks, which contain the General Purpose registers and the Special Function registers. The Special
Function registers are located in the first 32 locations of
each bank. Register locations 20h-5Fh are General
Purpose registers, implemented as static RAM and are
mapped across both banks. All other RAM is unimplemented and returns ‘0’ when read. RP0 (STATUS<5>)
is the bank select bit.
The PIC12F629/675 devices have a 13-bit program
counter capable of addressing an 8K x 14 program
memory space. Only the first 1K x 14 (0000h - 03FFh)
for the PIC12F629/675 devices are physically implemented. Accessing a location above these boundaries
will cause a wrap around within the first 1K x 14 space.
The RESET vector is at 0000h and the interrupt vector
is at 0004h (see Figure 2-1).
FIGURE 2-1:
PROGRAM MEMORY MAP
AND STACK FOR THE
PIC12F629/675
PC<12:0>
CALL, RETURN
RETFIE, RETLW
Data Memory Organization
• RP0 = 0 Bank 0 is selected
• RP0 = 1 Bank 1 is selected
Note:
2.2.1
13
The IRP and RP1 bits STATUS<7:6> are
reserved and should always be maintained
as ‘0’s.
GENERAL PURPOSE REGISTER
FILE
The register file is organized as 64 x 8 in the
PIC12F629/675 devices. Each register is accessed,
either directly or indirectly, through the File Select Register FSR (see Section 2.4).
Stack Level 1
Stack Level 2
Stack Level 8
RESET Vector
000h
Interrupt Vector
0004
0005
On-chip Program
Memory
03FFh
0400h
1FFFh
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 7
PIC12F629/675
2.2.2
SPECIAL FUNCTION REGISTERS
FIGURE 2-2:
The Special Function registers are registers used by
the CPU and peripheral functions for controlling the
desired operation of the device (see Table 2-1). These
registers are static RAM.
DATA MEMORY MAP OF
THE PIC12F629/675
File
Address
Indirect addr.(1)
TMR0
PCL
STATUS
FSR
GPIO
The special registers can be classified into two sets:
core and peripheral. The Special Function registers
associated with the “core” are described in this section.
Those related to the operation of the peripheral
features are described in the section of that peripheral
feature.
PCLATH
INTCON
PIR1
TMR1L
TMR1H
T1CON
CMCON
ADRESH(2)
ADCON0(2)
00h
01h
02h
03h
04h
05h
06h
07h
08h
09h
0Ah
0Bh
0Ch
0Dh
0Eh
0Fh
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
1Eh
1Fh
20h
General
Purpose
Registers
File
Address
Indirect addr.(1)
OPTION_REG
PCL
STATUS
FSR
TRISIO
PCLATH
INTCON
PIE1
PCON
OSCCAL
WPU
IOCB
VRCON
EEDATA
EEADR
EECON1
EECON2(1)
ADRESL(2)
ANSEL(2)
80h
81h
82h
83h
84h
85h
86h
87h
88h
89h
8Ah
8Bh
8Ch
8Dh
8Eh
8Fh
90h
91h
92h
93h
94h
95h
96h
97h
98h
99h
9Ah
9Bh
9Ch
9Dh
9Eh
9Fh
A0h
accesses
20h-5Fh
64 Bytes
5Fh
60h
DFh
E0h
7Fh
Bank 0
1:
2:
DS41190A-page 8
Preliminary
FFh
Bank 1
Unimplemented data memory locations, read as ’0’.
Not a physical register.
PIC12F675 only.
 2002 Microchip Technology Inc.
PIC12F629/675
TABLE 2-1:
Address
SPECIAL FUNCTION REGISTERS SUMMARY
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on
POR Reset
Page
Bank 0
00h
INDF(1)
Addressing this Location uses Contents of FSR to Address Data Memory
0000 0000
18,59
01h
TMR0
Timer0 Module’s Register
xxxx xxxx
25
02h
PCL
Program Counter's (PC) Least Significant Byte
0000 0000
17
03h
STATUS
04h
FSR
05h
GPIO
IRP(2)
RP1(2)
RP0
TO
PD
Z
DC
C
Indirect Data Memory Address Pointer
GPIO5
--xx xxxx
19
Unimplemented
—
—
07h
—
Unimplemented
—
—
08h
—
Unimplemented
—
—
09h
—
Unimplemented
—
—
---0 0000
17
—
—
—
GPIO4
GPIO3
GPIO2
GPIO1
GPIO0
18
—
PCLATH
—
11
xxxx xxxx
06h
0Ah
—
0001 1xxx
Write Buffer for Upper 5 bits of Program Counter
0Bh
INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
GPIF
0000 0000
13
0Ch
PIR1
EEIF
ADIF
—
—
CMIF
—
—
TMR1IF
00-- 0--0
15
0Dh
—
Unimplemented
—
—
0Eh
TMR1L
Holding Register for the Least Significant Byte of the 16-bit Timer1
xxxx xxxx
28
0Fh
TMR1H
Holding Register for the Most Significant Byte of the 16-bit Timer1
xxxx xxxx
28
10h
T1CON
-000 0000
30
11h
—
Unimplemented
—
—
12h
—
Unimplemented
—
—
13h
—
Unimplemented
—
—
14h
—
Unimplemented
—
—
15h
—
Unimplemented
—
—
16h
—
Unimplemented
—
—
17h
—
Unimplemented
—
—
18h
—
Unimplemented
—
—
-0-0 0000
33
19h
CMCON
—
—
TMR1GE
COUT
T1CKPS1
—
T1CKPS0
CINV
T1OSCEN
CIS
T1SYNC
CM2
TMR1CS
CM1
TMR1ON
CM0
1Ah
—
Unimplemented
—
—
1Bh
—
Unimplemented
—
—
1Ch
—
Unimplemented
—
—
1Dh
—
Unimplemented
—
—
xxxx xxxx
40
00-- 0000
41,59
1Eh
ADRESH(3)
1Fh
ADCON0(3)
Most Significant 8 bits of the Left Shifted A/D Result or 2 bits of the Right Shifted Result
ADFM
VCFG
—
—
CHS1
CHS0
GO/DONE
ADON
Legend:
— = unimplemented locations read as ‘0’, u = unchanged, x = unknown, q = value depends on condition,
shaded = unimplemented
Note 1: This is not a physical register.
2: These bits are reserved and should always be maintained as ‘0’.
3: PIC12F675 only.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 9
PIC12F629/675
TABLE 2-1:
Address
SPECIAL FUNCTION REGISTERS SUMMARY (CONTINUED)
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
PS1
PS0
Value on
POR Reset
Page
0000 0000
18,59
1111 1111
12,26
0000 0000
17
0001 1xxx
11
xxxx xxxx
18
--11 1111
19
Bank 1
80h
INDF(1)
81h
OPTION_REG
82h
PCL
83h
STATUS
84h
FSR
85h
TRISIO
Addressing this Location uses Contents of FSR to Address Data Memory
GPPU
INTEDG
T0CS
T0SE
PSA
PS2
Program Counter’s (PC) Least Significant Byte
IRP(2)
RP0
RP1(2)
TO
PD
Z
DC
C
TRIS4
TRIS3
TRIS2
TRIS1
TRIS0
Indirect Data Memory Address Pointer
—
—
TRIS5
86h
—
Unimplemented
—
—
87h
—
Unimplemented
—
—
88h
—
Unimplemented
—
—
89h
—
Unimplemented
—
—
---0 0000
17
8Ah
PCLATH
—
—
—
Write Buffer for Upper 5 bits of Program Counter
8Bh
INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
GPIF
0000 0000
13
8Ch
PIE1
EEIE
ADIE
—
—
CMIE
—
—
TMR1IE
00-- 0--0
14
8Dh
8Eh
—
PCON
Unimplemented
—
—
—
16
—
—
—
—
—
POR
BOD
---- --0x
—
—
CAL4
CAL3
CAL2
CAL1
CAL0
—
—
1000 00--
16
8Fh
—
90h
OSCCAL
91h
—
Unimplemented
—
—
92h
—
Unimplemented
—
—
93h
—
Unimplemented
—
—
94h
—
Unimplemented
—
—
95h
WPU
96h
IOCB
Unimplemented
CAL5
—
—
WPU5
WPU4
—
WPU2
WPU1
WPU0
--11 1111
19
—
—
IOCB5
IOCB4
IOCB3
IOCB2
IOCB1
IOCB0
--00 0000
20
97h
—
Unimplemented
—
—
98h
—
Unimplemented
—
—
0-0- 0000
38
0000 0000
47
-000 0000
47
---- x000
48
48
99h
VRCON
VREN
—
VRR
—
VR3
VR2
VR1
VR0
9Ah
EEDATA
9Bh
EEADR
Data EEPROM Data Register
—
9Ch
EECON1
—
9Dh
EECON2(1)
EEPROM Control Register 2
---- ----
9Eh
ADRESL(3)
Least Significant 2 bits of the Left Shifted A/D Result of 8 bits or the Right Shifted Result
xxxx xxxx
40
9Fh
ANSEL(3)
-000 1111
42,59
—
Data EEPROM Address Register
—
ADCS2
—
ADCS1
—
ADCS0
WRERR
ANS3
WREN
ANS2
WR
ANS1
RD
ANS0
Legend:
— = unimplemented locations read as ‘0’, u = unchanged, x = unknown, q = value depends on condition,
shaded = unimplemented
Note 1: This is not a physical register.
2: These bits are reserved and should always be maintained as ‘0’.
3: PIC12F675 only.
DS41190A-page 10
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
2.2.2.1
STATUS Register
The STATUS register, shown in Register 2-1, contains:
• the arithmetic status of the ALU
• the RESET status
• the bank select bits for data memory (SRAM)
It is recommended, therefore, that only BCF, BSF,
SWAPF and MOVWF instructions are used to alter the
STATUS register, because these instructions do not
affect any STATUS bits. For other instructions not
affecting any STATUS bits, see the “Instruction Set
Summary”.
Note 1: Bits IRP and RP1 (STATUS<7:6>) are not
used by the PIC12F629/675 and should
be maintained as clear. Use of these bits
is not recommended, since this may affect
upward compatibility with future products.
The STATUS register can be the destination for any
instruction, like any other register. If the STATUS
register is the destination for an instruction that affects
the Z, DC or C bits, then the write to these three bits is
disabled. These bits are set or cleared according to the
device logic. Furthermore, the TO and PD bits are not
writable. Therefore, the result of an instruction with the
STATUS register as destination may be different than
intended.
2: The C and DC bits operate as a Borrow
and Digit Borrow out bit, respectively, in
subtraction. See the SUBLW and SUBWF
instructions for examples.
For example, CLRF STATUS will clear the upper three
bits and set the Z bit. This leaves the STATUS register
as 000u u1uu (where u = unchanged).
REGISTER 2-1:
STATUS — STATUS REGISTER (ADDRESS: 03h OR 83h)
Reserved Reserved
IRP
RP1
R/W-0
R-1
R-1
R/W-x
R/W-x
R/W-x
RP0
TO
PD
Z
DC
C
bit 7
bit 0
bit 7
IRP: This bit is reserved and should be maintained as ‘0’
bit 6
RP1: This bit is reserved and should be maintained as ‘0’
bit 5
RP0: Register Bank Select bit (used for direct addressing)
0 = Bank 0 (00h - 7Fh)
1 = Bank 1 (80h - FFh)
bit 4
TO: Time-out bit
1 = After power-up, CLRWDT instruction, or SLEEP instruction
0 = A WDT time-out occurred
bit 3
PD: Power-down bit
1 = After power-up or by the CLRWDT instruction
0 = By execution of the SLEEP instruction
bit 2
Z: Zero bit
1 = The result of an arithmetic or logic operation is zero
0 = The result of an arithmetic or logic operation is not zero
bit 1
DC: Digit carry/borrow bit (ADDWF, ADDLW,SUBLW,SUBWF instructions)
For borrow, the polarity is reversed.
1 = A carry-out from the 4th low order bit of the result occurred
0 = No carry-out from the 4th low order bit of the result
bit 0
C: Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)
1 = A carry-out from the Most Significant bit of the result occurred
0 = No carry-out from the Most Significant bit of the result occurred
Note:
For borrow the polarity is reversed. A subtraction is executed by adding the two’s
complement of the second operand. For rotate (RRF, RLF) instructions, this bit is
loaded with either the high or low order bit of the source register
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 11
PIC12F629/675
2.2.2.2
OPTION Register
Note:
The OPTION register is a readable and writable
register, which contains various control bits to
configure:
•
•
•
•
To achieve a 1:1 prescaler assignment for
TMR0, assign the prescaler to the WDT by
setting PSA bit to ‘1’ (OPTION<3>). See
Section 4.4.
TMR0/WDT prescaler
External GP2/INT interrupt
TMR0
Weak pull-ups on GPIO
REGISTER 2-2:
OPTION_REG — OPTION REGISTER (ADDRESS: 81h)
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
GPPU
INTEDG
T0CS
T0SE
PSA
PS2
PS1
PS0
bit 7
bit 0
bit 7
GPPU: GPIO Pull-up Enable bit
1 = GPIO pull-ups are disabled
0 = GPIO pull-ups are enabled by individual port latch values
bit 6
INTEDG: Interrupt Edge Select bit
1 = Interrupt on rising edge of GP2/INT pin
0 = Interrupt on falling edge of GP2/INT pin
bit 5
T0CS: TMR0 Clock Source Select bit
1 = Transition on GP2/T0CKI pin
0 = Internal instruction cycle clock (CLKOUT)
bit 4
T0SE: TMR0 Source Edge Select bit
1 = Increment on high-to-low transition on GP2/T0CKI pin
0 = Increment on low-to-high transition on GP2/T0CKI pin
bit 3
PSA: Prescaler Assignment bit
1 = Prescaler is assigned to the WDT
0 = Prescaler is assigned to the TIMER0 module
bit 2-0
PS2:PS0: Prescaler Rate Select bits
Bit Value
000
001
010
011
100
101
110
111
TMR0 Rate WDT Rate
1:2
1:4
1:8
1 : 16
1 : 32
1 : 64
1 : 128
1 : 256
1:1
1:2
1:4
1:8
1 : 16
1 : 32
1 : 64
1 : 128
Legend:
DS41190A-page 12
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
2.2.2.3
INTCON Register
Note:
The INTCON register is a readable and writable
register, which contains the various enable and flag bits
for TMR0 register overflow, GPIO port change and
external GP2/INT pin interrupts.
REGISTER 2-3:
Interrupt flag bits are set when an interrupt
condition occurs, regardless of the state of
its corresponding enable bit or the global
enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an
interrupt.
INTCON — INTERRUPT CONTROL REGISTER (ADDRESS: 0Bh OR 8Bh)
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
GPIF
bit 7
bit 0
bit 7
GIE: Global Interrupt Enable bit
1 = Enables all unmasked interrupts
0 = Disables all interrupts
bit 6
PEIE: Peripheral Interrupt Enable bit
1 = Enables all unmasked peripheral interrupts
0 = Disables all peripheral interrupts
bit 5
T0IE: TMR0 Overflow Interrupt Enable bit
1 = Enables the TMR0 interrupt
0 = Disables the TMR0 interrupt
bit 4
INTE: GP2/INT External Interrupt Enable bit
1 = Enables the GP2/INT external interrupt
0 = Disables the GP2/INT external interrupt
bit 3
GPIE: Port Change Interrupt Enable bit
1 = Enables the GPIO port change interrupt
0 = Disables the GPIO port change interrupt
bit 2
T0IF: TMR0 Overflow Interrupt Flag bit(1)
1 = TMR0 register has overflowed (must be cleared in software)
0 = TMR0 register did not overflow
bit 1
INTF: GP2/INT External Interrupt Flag bit
1 = The GP2/INT external interrupt occurred (must be cleared in software)
0 = The GP2/INT external interrupt did not occur
bit 0
GPIF: Port Change Interrupt Flag bit
1 = When at least one of the GP5:GP0 pins changed state (must be cleared in software)
0 = None of the GP5:GP0 pins have changed state
Note 1: T0IF bit is set when TIMER0 rolls over. TIMER0 is unchanged on RESET and
should be initialized before clearing T0IF bit.
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 13
PIC12F629/675
2.2.2.4
PIE1 Register
The PIE1 register contains the interrupt enable bits, as
shown in Register 2-4.
REGISTER 2-4:
Note:
Bit PEIE (INTCON<6>) must be set to
enable any peripheral interrupt.
PIE1 — PERIPHERAL INTERRUPT ENABLE REGISTER 1 (ADDRESS: 8Ch)
R/W-0
R/W-0
U-0
U-0
R/W-0
U-0
U-0
R/W-0
EEIE
ADIE
—
—
CMIE
—
—
TMR1IE
bit 7
bit 0
bit 7
EEIE: EE Write Complete Interrupt Enable bit
1 = Enables the EE write complete interrupt
0 = Disables the EE write complete interrupt
bit 6
ADIE: A/D Converter Interrupt Enable bit (PIC12F675 only)
1 = Enables the A/D converter interrupt
0 = Disables the A/D converter interrupt
bit 5-4
Unimplemented: Read as ‘0’
bit 3
CMIE: Comparator Interrupt Enable bit
1 = Enables the comparator interrupt
0 = Disables the comparator interrupt
bit 2-1
Unimplemented: Read as ‘0’
bit 0
TMR1IE: TMR1 Overflow Interrupt Enable bit
1 = Enables the TMR1 overflow interrupt
0 = Disables the TMR1 overflow interrupt
Legend:
DS41190A-page 14
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
2.2.2.5
PIR1 Register
The PIR1 register contains the interrupt flag bits, as
shown in Register 2-5.
REGISTER 2-5:
Note:
Interrupt flag bits are set when an interrupt
condition occurs, regardless of the state of
its corresponding enable bit or the global
enable bit, GIE (INTCON<7>). User
software should ensure the appropriate
interrupt flag bits are clear prior to enabling
an interrupt.
PIR1 — PERIPHERAL INTERRUPT REGISTER 1 (ADDRESS: 0Ch)
R/W-0
R/W-0
U-0
U-0
R/W-0
U-0
U-0
R/W-0
EEIF
ADIF
—
—
CMIF
—
—
TMR1IF
bit 7
bit 0
bit 7
EEIF: EEPROM Write Operation Interrupt Flag bit
1 = The write operation completed (must be cleared in software)
0 = The write operation has not completed or has not been started
bit 6
ADIF: A/D Converter Interrupt Flag bit (PIC12F675 only)
1 = The A/D conversion is complete (must be cleared in software)
0 = The A/D conversion is not complete
bit 5-4
Unimplemented: Read as ‘0’
bit 3
CMIF: Comparator Interrupt Flag bit
1 = Comparator input has changed (must be cleared in software)
0 = Comparator input has not changed
bit 2-1
Unimplemented: Read as ‘0’
bit 0
TMR1IF: TMR1 Overflow Interrupt Flag bit
1 = TMR1 register overflowed (must be cleared in software)
0 = TMR1 register did not overflow
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 15
PIC12F629/675
2.2.2.6
PCON Register
The Power Control (PCON) register contains flag bits
to differentiate between a:
•
•
•
•
Power-on Reset (POR)
Brown-out Reset (BOR)
Watchdog Timer Reset (WDT)
External MCLR Reset
The PCON Register bits are shown in Register 2-6.
REGISTER 2-6:
PCON — POWER CONTROL REGISTER (ADDRESS: 8Eh)
U-0
U-0
U-0
U-0
U-0
U-0
R/W-0
R/W-x
—
—
—
—
—
—
POR
BOD
bit 7
bit 0
bit 7-2
Unimplemented: Read as '0'
bit 1
POR: Power-on Reset Status bit
1 = No Power-on Reset occurred
0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)
bit 0
BOD: Brown-out Detect Status bit
1 = No Brown-out Reset occurred
0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)
Legend:
2.2.2.7
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
x = Bit is unknown
OSCCAL Register
The Oscillator Calibration register (OSCCAL) is used to
calibrate the internal 4 MHz oscillator. It contains 6 bits
to adjust the frequency up or down to achieve 4 MHz.
The OSCCAL register bits are shown in Register 2-7.
REGISTER 2-7:
OSCCAL — OSCILLATOR CALIBRATION REGISTER (ADDRESS: 90h)
R/W-1
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
U-0
U-0
CAL5
CAL4
CAL3
CAL2
CAL1
CAL0
—
—
bit 7
bit 0
bit 7-2
CAL5:CAL0: 6-bit Signed Oscillator Calibration bits
111111 = Maximum frequency
100000 = Center frequency
000000 = Minimum frequency
bit 1-0
Unimplemented: Read as '0'
Legend:
DS41190A-page 16
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
2.3
2.3.2
PCL and PCLATH
The program counter (PC) is 13-bits wide. The low byte
comes from the PCL register, which is a readable and
writable register. The high byte (PC<12:8>) is not
directly readable or writable and comes from PCLATH.
On any RESET, the PC is cleared. Figure 2-3 shows the
two situations for the loading of the PC. The upper
example in Figure 2-3 shows how the PC is loaded on
a write to PCL (PCLATH<4:0> → PCH). The lower
example in Figure 2-3 shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3> → PCH).
FIGURE 2-3:
LOADING OF PC IN
DIFFERENT SITUATIONS
PCH
PCL
12
8
7
0
PC
8
PCLATH<4:0>
5
Instruction with
PCL as
Destination
The PIC12F629/675 family has an 8 level deep x 13-bit
wide hardware stack (see Figure 2-1). The stack space
is not part of either program or data space and the stack
pointer is not readable or writable. The PC is PUSHed
onto the stack when a CALL instruction is executed, or
an interrupt causes a branch. The stack is POPed in
the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or
POP operation.
The stack operates as a circular buffer. This means that
after the stack has been PUSHed eight times, the ninth
push overwrites the value that was stored from the first
push. The tenth push overwrites the second push (and
so on).
Note 1: There are no STATUS bits to indicate
stack overflow or stack underflow
conditions.
ALU result
2: There are no instructions/mnemonics
called PUSH or POP. These are actions
that occur from the execution of the
CALL, RETURN, RETLW and RETFIE
instructions, or the vectoring to an
interrupt address.
PCLATH
PCH
12
11 10
PCL
8
0
7
PC
STACK
GOTO, CALL
2
PCLATH<4:3>
11
Opcode <10:0>
PCLATH
2.3.1
COMPUTED GOTO
A computed GOTO is accomplished by adding an offset
to the program counter (ADDWF PCL). When performing a table read using a computed GOTO method, care
should be exercised if the table location crosses a PCL
memory boundary (each 256-byte block). Refer to the
Application Note “Implementing a Table Read"
(AN556).
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 17
PIC12F629/675
2.4
Indirect Addressing, INDF and
FSR Registers
A simple program to clear RAM location 20h-2Fh using
indirect addressing is shown in Example 2-1.
The INDF register is not a physical register. Addressing
the INDF register will cause indirect addressing.
EXAMPLE 2-1:
Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually
accesses data pointed to by the File Select register
(FSR). Reading INDF itself indirectly will produce 00h.
Writing to the INDF register indirectly results in a no
operation (although STATUS bits may be affected). An
effective 9-bit address is obtained by concatenating the
8-bit FSR register and the IRP bit (STATUS<7>), as
shown in Figure 2-4.
FIGURE 2-4:
movlw
movwf
clrf
incf
btfss
goto
NEXT
0x20
FSR
INDF
FSR
FSR,4
NEXT
CONTINUE
;initialize pointer
;to RAM
;clear INDF register
;inc pointer
;all done?
;no clear next
;yes continue
DIRECT/INDIRECT ADDRESSING PIC12F629/675
Direct Addressing
RP1(1) RP0
INDIRECT ADDRESSING
6
From Opcode
Indirect Addressing
IRP(1)
0
7
Bank Select
Bank Select Location Select
00
01
10
FSR Register
0
Location Select
11
00h
180h
Data
Memory
Not Used
7Fh
1FFh
Bank 0
Bank 1
Bank 2
Bank 3
For memory map detail see Figure 2-2.
Note 1: The RP1 and IRP bits are reserved; always maintain these bits clear.
DS41190A-page 18
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
3.0
GPIO PORT
The TRISIO register controls the direction of the
GP pins, even when they are being used as analog
inputs. The user must ensure the bits in the TRISIO
register are maintained set when using them as analog
inputs.
There are as many as six general purpose I/O pins
available. Depending on which peripherals are
enabled, some or all of the pins may not be available as
general purpose I/O. In general, when a peripheral is
enabled, the associated pin may not be used as a
general purpose I/O pin.
Note:
3.1
EXAMPLE 3-1:
Additional information on I/O ports may be
found in the PICmicro™ Mid-Range Reference Manual, (DS33023)
GPIO and the TRISIO Registers
GPIO is an 6-bit wide, bi-directional port. The corresponding data direction register is TRISIO. Setting a
TRISIO bit (= 1) will make the corresponding GPIO pin
an input (i.e., put the corresponding output driver in a
Hi-Impedance mode). Clearing a TRISIO bit (= 0) will
make the corresponding GPIO pin an output (i.e., put
the contents of the output latch on the selected pin).
The exception is GP3, which is input only and its TRIS
bit will always read as ‘1’. Example 3-1 shows how to
initialize GPIO.
STATUS,RP0
GPIO
07h
CMCON
STATUS,RP0
0Ch
TRISIO
bcf
STATUS,RP0
3.2
;Bank 0
;Init GPIO
;Set GP<2:0> to
;digital IO
;Bank 1
;Set GP<3:2> as inputs
;and set GP<5:4,1:0>
;as outputs
;Bank 0
Additional Pin Functions
Every GPIO pin on the PIC12F629/675 has an interrupt-on-change option and every GPIO pin, except
GP3, has a weak pull-up option. The next two sections
describe these functions.
3.2.1
Reading the GPIO register reads the status of the pins,
whereas writing to it will write to the port latch. All write
operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read,
this value is modified, and then written to the port data
latch. GP3 reads ‘0’ when MCLREN = 1.
REGISTER 3-1:
INITIALIZING GPIO
bcf
clrf
movlw
movwf
bsf
movlw
movwf
WEAK PULL-UP
Each of the GPIO pins, except GP3, has an individually
configurable weak internal pull-up. Control bits WPUx
enable or disable each pull-up. Refer to Register 3-1.
Each weak pull-up is automatically turned off when the
port pin is configured as an output. The pull-ups are disabled on a Power-on Reset by the GPPU bit
(OPTION<7>).
WPU — WEAK PULL-UP REGISTER (ADDRESS: 95h)
U-0
U-0
R/W-1
R/W-1
U-0
R/W-1
R/W-1
R/W-1
—
—
WPU5
WPU4
—
WPU2
WPU1
WPU0
bit 7
bit 0
bit 7-6
Unimplemented: Read as ‘0’
bit 5-4
WPU<5:4>: Weak Pull-up Register bit
1 = Pull-up enabled
0 = Pull-up disabled
bit 3
Unimplemented: Read as ‘0’
bit 2-0
WPU<2:0>: Weak Pull-up Register bit
1 = Pull-up enabled
0 = Pull-up disabled
Note 1: Global GPPU must be enabled for individual pull-ups to be enabled.
2: The weak pull-up device is automatically disabled if the pin is in Output mode
(TRISIO = 0).
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 19
PIC12F629/675
3.2.2
INTERRUPT-ON-CHANGE
Each of the GPIO pins is individually configurable as an
interrupt-on-change pin. Control bits IOCBx enable or
disable the interrupt function for each pin. Refer to
Register 3-2. The interrupt-on-change is disabled on a
Power-on Reset.
For enabled interrupt-on-change pins, the values are
compared with the old value latched on the last read of
GPIO. The ‘mismatch’ outputs of the last read are OR'd
together to set, or clear, the GP Port Change Interrupt
flag bit (GPIF) in the INTCON register.
REGISTER 3-2:
This interrupt can wake the device from SLEEP. The
user, in the Interrupt Service Routine, can clear the
interrupt in the following manner:
a)
Any read or write of GPIO. This will end the mismatch condition.
Clear the flag bit GPIF.
b)
A mismatch condition will continue to set flag bit GPIF.
Reading GPIO will end the mismatch condition and
allow flag bit GPIF to be cleared.
Note:
If a change on the I/O pin should occur
when the read operation is being executed
(start of the Q2 cycle), then the GPIF interrupt flag may not get set.
IOCB — INTERRUPT-ON-CHANGE GPIO REGISTER (ADDRESS: 96h)
U-0
U-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
—
—
IOCB5
IOCB4
IOCB3
IOCB2
IOCB1
IOCB0
bit 7
bit 0
bit 7-6
Unimplemented: Read as ‘0’
bit 5-0
IOCB<5:0>: Interrupt-on-Change GPIO Control bit
1 = Interrupt-on-change enabled
0 = Interrupt-on-change disabled
Note 1: Global interrupt enables (GIE and GPIE) must be enabled for individual interrupts to
be recognized.
Legend:
DS41190A-page 20
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
3.3
FIGURE 3-1:
Pin Descriptions and Diagrams
Each GPIO pin is multiplexed with other functions. The
pins and their combined functions are briefly described
here. For specific information about individual functions
such as the comparator or the A/D, refer to the appropriate section in this Data Sheet.
3.3.1
GP0/AN0/CIN+
Data Bus
WR
WPU
BLOCK DIAGRAM OF GP0
AND GP1 PINS
Analog
Input Mode
D
CK
Q
VDD
Q
Weak
GPPU
RD
WPU
Figure 3-1 shows the diagram for this pin. The GP0 pin
is configurable to function as one of the following:
• a general purpose I/O
• an analog input for the A/D (PIC12F675 only)
• an analog input to the comparator
3.3.2
D
WR
PORT
Q
I/O pin
GP1/AN1/CIN-/VREF
D
Figure 3-1 shows the diagram for this pin. The GP1 pin
is configurable to function as one of the following:
•
•
•
•
CK
VDD
Q
as a general purpose I/O
an analog input for the A/D (PIC12F675 only)
an analog input to the comparator
a voltage reference input for the A/D (PIC12F675
only)
WR
TRIS
CK
Q
Q
VSS
Analog
Input Mode
RD
TRIS
RD
PORT
D
WR
IOCB
CK
Q
Q
D
Q
EN
RD
IOCB
Q
D
EN
Interrupt-on-Change
RD PORT
To Comparator
To A/D Converter
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 21
PIC12F629/675
3.3.3
GP2/AN2/T0CKI/INT/COUT
3.3.4
GP3/MCLR/VPP
Figure 3-2 shows the diagram for this pin. The GP2 pin
is configurable to function as one of the following:
Figure 3-3 shows the diagram for this pin. The GP3 pin
is configurable to function as one of the following:
•
•
•
•
•
• a general purpose input
• as Master Clear Reset
a general purpose I/O
an analog input for the A/D (PIC12F675 only)
a digital output from the comparator
the clock input for TMR0
an external edge triggered interrupt
FIGURE 3-3:
Data Bus
FIGURE 3-2:
Data Bus
WR
WPU
RD
TRIS
CK
Q
VDD
Q
D
WR
PORT
WR
IOCB
Q
Q
RD
IOCB
VDD
Q
D
Q
Q
D
EN
CK
Q
COUT
Interrupt-on-Change
1
0
D
WR
TRIS
CK
VSS
EN
Analog
Input
Mode
COUT
Enable
MCLRE
D
GPPU
RD
WPU
I/O pin
VSS
RD
PORT
Weak
MCLRE
RESET
BLOCK DIAGRAM OF GP2
Analog
Input Mode
D
BLOCK DIAGRAM OF GP3
CK
I/O pin
RD PORT
Q
Q
VSS
Analog
Input Mode
RD
TRIS
RD
PORT
D
WR
IOCB
CK
Q
Q
D
Q
EN
RD
IOCB
Q
Interrupt-on-Change
D
EN
RD PORT
To TMR0
To INT
To A/D Converter
DS41190A-page 22
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
3.3.5
GP4/AN3/T1G/OSC2/CLKOUT
3.3.6
GP5/T1CKI/OSC1/CLKIN
Figure 3-4 shows the diagram for this pin. The GP4 pin
is configurable to function as one of the following:
Figure 3-5 shows the diagram for this pin. The GP5 pin
is configurable to function as one of the following:
•
•
•
•
•
•
•
•
•
a general purpose I/O
an analog input for the A/D (PIC12F675 only)
a TMR1 gate input
a crystal/resonator connection
a clock output
a general purpose I/O
a TMR1 clock input
a crystal/resonator connection
a clock input
FIGURE 3-5:
FIGURE 3-4:
Analog
Input Mode
Data Bus
WR
WPU
D
CK
BLOCK DIAGRAM OF GP5
BLOCK DIAGRAM OF GP4
INTOSC
Mode
CLK
Modes
Data Bus
Q
TMR1LPEN
D
VDD
Q
WR
WPU
Weak
CK
GPPU
Oscillator
Circuit
Oscillator
Circuit
OSC1
FOSC/4
D
CK
Q
OSC2
VDD
CLKOUT
Enable
D
WR
PORT
1
0
CK
WR
TRIS
INTOSC/
EXTRC/EC1(2)
CLKOUT
Enable
INTOSC
Mode
(1)
D
WR
IOCB
Q
CK
Q
Q
D
RD
IOCB
Q
EN
Q
Interrupt-on-Change
D
Q
EN
Q
RD
IOCB
VSS
RD
PORT
Analog
Input Mode
CK
Q
RD
TRIS
Q
RD
PORT
WR
IOCB
CK
Q
Q
RD
TRIS
D
Q
I/O pin
D
CLKOUT
Enable
D
CK
VDD
Q
I/O pin
Q
VSS
WR
TRIS
Weak
Q
RD
WPU
GPPU
RD
WPU
WR
PORT
VDD
Q
Q
D
Interrupt-on-Change
D
EN
EN
RD PORT
RD PORT
To TMR1 or CLKGEN
To TMR1 T1G
To A/D Converter
Note 1: CLK modes are XT, HS, LP, LPTMR1 and CLKOUT
Enable.
Note 1: When using Timer1 with LP oscillator, the Schmitt
Trigger is by-passed.
2: With CLKOUT option.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 23
PIC12F629/675
TABLE 3-1:
Address
SUMMARY OF REGISTERS ASSOCIATED WITH GPIO
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on:
POR,
BOR
Value on all
other
RESETS
--uu uuuu
05h
GPIO
—
—
GP5
GP4
GP3
GP2
GP1
GP0
--xx xxxx
0Bh/8Bh
INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
GPIF
0000 0000
0000 000u
19h
CMCON
—
COUT
—
CINV
CIS
CM2
CM1
CM0
-0-0 0000
-0-0 0000
1111 1111
81h
OPTION_REG
GPPU
INTEDG
T0CS
T0SE
PSA
PS2
PS1
PS0
1111 1111
85h
TRISIO
—
—
TRIS5
TRIS4
TRIS3
TRIS2
TRIS1
TRIS0
--11 1111
--11 1111
95h
WPU
—
—
WPU5
WPU4
—
WPU2
WPU1
WPU0
--11 -111
--11 -111
96h
IOCB
—
—
IOCB5
IOCB4
IOCB3
IOCB2
IOCB1
IOCB0
--00 0000
--00 0000
9Fh
ANSEL
—
ADCS2
ADCS1
ADCS0
ANS3
ANS2
ANS1
ANS0
-000 1111
-000 1111
Legend: x = unknown, u = unchanged, - = unimplemented locations read as ’0’. Shaded cells are not used by GPIO.
DS41190A-page 24
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
4.0
TIMER0 MODULE
Counter mode is selected by setting the T0CS bit
(OPTION_REG<5>). In this mode, the Timer0 module
will increment either on every rising or falling edge of
pin GP2/T0CKI. The incrementing edge is determined
by
the
source
edge
(T0SE)
control
bit
(OPTION_REG<4>). Clearing the T0SE bit selects the
rising edge.
The Timer0 module timer/counter has the following
features:
•
•
•
•
•
•
8-bit timer/counter
Readable and writable
8-bit software programmable prescaler
Internal or external clock select
Interrupt on overflow from FFh to 00h
Edge select for external clock
Note:
Figure 4-1 is a block diagram of the Timer0 module and
the prescaler shared with the WDT.
Note:
4.1
4.2
Additional information on the Timer0
module is available in the PICmicroTM MidRange Reference Manual, (DS33023).
Timer0 Interrupt
A Timer0 interrupt is generated when the TMR0 register timer/counter overflows from FFh to 00h. This overflow sets the T0IF bit. The interrupt can be masked by
clearing the T0IE bit (INTCON<5>). The T0IF bit
(INTCON<2>) must be cleared in software by the
Timer0 module Interrupt Service Routine before reenabling this interrupt. The Timer0 interrupt cannot
wake the processor from SLEEP since the timer is
shut-off during SLEEP.
Timer0 Operation
Timer mode is selected by clearing the T0CS bit
(OPTION_REG<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 is written, the increment is inhibited for
the following two instruction cycles. The user can work
around this by writing an adjusted value to the TMR0
register.
FIGURE 4-1:
Counter mode has specific external clock
requirements. Additional information on
these requirements is available in the
Mid-Range
Reference
PICmicroTM
Manual, (DS33023).
BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER
CLKOUT
(= FOSC/4)
Data Bus
0
8
1
SYNC 2
Cycles
1
T0CKI
pin
0
T0SE
T0CS
Set Flag bit T0IF
on Overflow
8-bit
Prescaler
PSA
1
PSA
TMR0
0
8
PS0 - PS2
1
WDT
Time-out
Watchdog
Timer
0
PSA
WDTE
Note 1: T0SE, T0CS, PSA, PS0-PS2 are bits in the Option register.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 25
PIC12F629/675
4.3
Using Timer0 with an External
Clock
plished by sampling the prescaler output on the Q2 and
Q4 cycles of the internal phase clocks. Therefore, it is
necessary for T0CKI to be high for at least 2TOSC (and
a small RC delay of 20 ns) and low for at least 2TOSC
(and a small RC delay of 20 ns). Refer to the electrical
specification of the desired device.
When no prescaler is used, the external clock input is
the same as the prescaler output. The synchronization
of T0CKI, with the internal phase clocks, is accom-
REGISTER 4-1:
OPTION_REG — OPTION REGISTER (ADDRESS: 81h)
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
GPPU
INTEDG
T0CS
T0SE
PSA
PS2
PS1
PS0
bit 7
bit 0
bit 7
GPPU: GPIO Pull-up Enable bit
1 = GPIO pull-ups are disabled
0 = GPIO pull-ups are enabled by individual port latch values
bit 6
INTEDG: Interrupt Edge Select bit
1 = Interrupt on rising edge of GP2/INT pin
0 = Interrupt on falling edge of GP2/INT pin
bit 5
T0CS: TMR0 Clock Source Select bit
1 = Transition on GP2/T0CKI pin
0 = Internal instruction cycle clock (CLKOUT)
bit 4
T0SE: TMR0 Source Edge Select bit
1 = Increment on high-to-low transition on GP2/T0CKI pin
0 = Increment on low-to-high transition on GP2/T0CKI pin
bit 3
PSA: Prescaler Assignment bit
1 = Prescaler is assigned to the WDT
0 = Prescaler is assigned to the TIMER0 module
bit 2-0
PS2:PS0: Prescaler Rate Select bits
Bit Value
000
001
010
011
100
101
110
111
TMR0 Rate WDT Rate
1:2
1:4
1:8
1 : 16
1 : 32
1 : 64
1 : 128
1 : 256
1:1
1:2
1:4
1:8
1 : 16
1 : 32
1 : 64
1 : 128
Legend:
DS41190A-page 26
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
4.4
EXAMPLE 4-1:
Prescaler
An 8-bit counter is available as a prescaler for the
Timer0 module, or as a postscaler for the Watchdog
Timer. For simplicity, this counter will be referred to as
“prescaler” throughout this Data Sheet. The prescaler
assignment is controlled in software by the control bit
PSA (OPTION_REG<3>). Clearing the PSA bit will
assign the prescaler to Timer0. Prescale values are
selectable via the PS2:PS0 bits (OPTION_REG<2:0>).
bcf
STATUS,RP0
clrwdt
clrf
TMR0
bsf
SWITCHING PRESCALER
ASSIGNMENT
The prescaler assignment is fully under software
control (i.e., it can be changed “on the fly” during
program execution). To avoid an unintended device
RESET,
the
following
instruction
sequence
(Example 4-1) must be executed when changing the
prescaler assignment from Timer0 to WDT.
To change prescaler from the WDT to the TMR0
module, use the sequence shown in Example 4-2. This
precaution must be taken even if the WDT is disabled.
EXAMPLE 4-2:
Address
CHANGING PRESCALER
(WDT→TIMER0)
clrwdt
;Clear WDT and
; postscaler
;Bank 1
bsf
STATUS,RP0
movlw
b’xxxx0xxx’ ;Select TMR0,
; prescale, and
; clock source
OPTION_REG ;
STATUS,RP0 ;Bank 0
movwf
bcf
TABLE 4-1:
STATUS,RP0
;Bank 0
;Clear WDT
;Clear TMR0 and
; prescaler
;Bank 1
movlw
b’00101111’ ;Required if desired
movwf
OPTION_REG ; PS2:PS0 is
clrwdt
; 000 or 001
;
movlw
b’00101xxx’ ;Set postscaler to
movwf
OPTION_REG ; desired WDT rate
bcf
STATUS,RP0 ;Bank 0
The prescaler is not readable or writable. When
assigned to the Timer0 module, all instructions writing
to the TMR0 register (e.g., CLRF 1, MOVWF 1,
BSF 1, x....etc.) will clear the prescaler. When
assigned to WDT, a CLRWDT instruction will clear the
prescaler along with the Watchdog Timer.
4.4.1
CHANGING PRESCALER
(TIMER0→WDT)
REGISTERS ASSOCIATED WITH TIMER0
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
01h
TMR0
0Bh/8Bh
INTCON
Timer0 Module Register
81h
OPTION_REG
85h
TRISIO
Legend:
— = Unimplemented locations, read as ‘0’, u = unchanged, x = unknown.
Shaded cells are not used by the Timer0 module.
Value on
POR
Value on
all other
RESETS
xxxx xxxx uuuu uuuu
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
GPIF
0000 0000 0000 000u
GPPU
INTEDG
T0CS
T0SE
PSA
PS2
PS1
PS0
1111 1111 1111 1111
—
—
TRIS5
TRIS4
TRIS3
TRIS2
TRIS1
TRIS0
--11 1111 --11 1111
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 27
PIC12F629/675
5.0
TIMER1 MODULE WITH GATE
CONTROL
The Timer1 Control register (T1CON), shown in
Register 5-1, is used to enable/disable Timer1 and
select the various features of the Timer1 module.
The PIC12F629/675 devices have a 16-bit timer.
Figure 5-1 shows the basic block diagram of the Timer1
module. Timer1 has the following features:
•
•
•
•
•
•
•
•
Note:
Additional information on timer modules is
available in the PICmicroTM Mid-Range
Reference Manual, (DS33023).
16-bit timer/counter (TMR1H:TMR1L)
Readable and writable
Internal or external clock selection
Synchronous or asynchronous operation
Interrupt on overflow from FFFFh to 0000h
Wake-up upon overflow (Asynchronous mode)
Optional external enable input (T1G)
Optional LP oscillator
FIGURE 5-1:
TIMER1 BLOCK DIAGRAM
TMR1ON
TMR1GE
T1G
TMR1ON
TMR1GE
Set Flag bit
TMR1IF on
Overflow
TMR1
Synchronized
Clock Input
0
TMR1H
TMR1L
1
LP Oscillator
T1SYNC
OSC1
OSC2
INTOSC
w/o CLKOUT
T1OSCEN
1
FOSC/4
Internal
Clock
Prescaler
1, 2, 4, 8
Synchronize
Detect
0
2
T1CKPS<1:0>
SLEEP Input
TMR1CS
LPEN
DS41190A-page 28
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
5.1
Timer1 Modes of Operation
5.2
Timer1 can operate in one of three modes:
The Timer1 register pair (TMR1H:TMR1L) increments
to FFFFh and rolls over to 0000h. When Timer1 rolls
over, the Timer1 interrupt flag bit (PIR1<0>) is set. To
enable the interrupt on rollover, you must set these bits:
• 16-bit timer with prescaler
• 16-bit synchronous counter
• 16-bit asynchronous counter
In Timer mode, Timer1 is incremented on every instruction cycle. In Counter mode, Timer1 is incremented on
the rising edge of the external clock input T1CKI. In
addition, the Counter mode clock can be synchronized
to the microcontroller system clock or run asynchronously.
• Timer1 interrupt Enable bit (PIE1<0>)
• PEIE bit (INTCON<6>)
• GIE bit (INTCON<7>).
The interrupt is cleared by clearing the TMR1IF in the
Interrupt Service Routine.
Note:
In Counter and Timer modules, the counter/timer clock
can be gated by the T1G input.
If an external clock oscillator is needed (and the microcontroller is using the INTRC w/o CLKOUT), Timer1
can use the LP oscillator as a clock source.
Note:
In Counter mode, a falling edge must be
registered by the counter prior to the first
incrementing rising edge.
FIGURE 5-2:
Timer1 Interrupt
5.3
The TMR1H:TTMR1L register pair and the
TMR1IF bit should be cleared before
enabling interrupts.
Timer1 Prescaler
Timer1 has four prescaler options allowing 1, 2, 4, or 8
divisions of the clock input. The T1CKPS bits
(T1CON<5:4>) control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to
TMR1H or TMR1L.
TIMER1 INCREMENTING EDGE
T1CKI = 1
when TMR1
Enabled
T1CKI = 0
when TMR1
Enabled
Note 1: Arrows indicate counter increments.
2: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the
clock.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 29
PIC12F629/675
REGISTER 5-1:
T1CON — TIMER1 CONTROL REGISTER (ADDRESS: 10h)
U-0
—
R/W-0
R/W-0
R/W-0
R/W-0
TMR1GE T1CKPS1 T1CKPS0 T1OSCEN
R/W-0
R/W-0
R/W-0
T1SYNC
TMR1CS
TMR1ON
bit 7
bit 0
bit 7
Unimplemented: Read as ‘0’
bit 6
TMR1GE: Timer1 Gate Enable bit
If TMR1ON = 0:
This bit is ignored
If TMR1ON = 1:
1 = Timer1 is on if T1G pin is low
0 = Timer1 is on
bit 5-4
T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits
11 = 1:8 Prescale Value
10 = 1:4 Prescale Value
01 = 1:2 Prescale Value
00 = 1:1 Prescale Value
bit 3
T1OSCEN: LP Oscillator Enable Control bit
If INTOSC without CLKOUT oscillator is active:
1 = LP oscillator is enabled for Timer1 clock
0 = LP oscillator is off
Else:
This bit is ignored
bit 2
T1SYNC: Timer1 External Clock Input Synchronization Control bit
TMR1CS = 1:
1 = Do not synchronize external clock input
0 = Synchronize external clock input
TMR1CS = 0:
This bit is ignored. Timer1 uses the internal clock.
bit 1
TMR1CS: Timer1 Clock Source Select bit
1 = External clock from T1OSO/T1CKI pin (on the rising edge)
0 = Internal clock (FOSC/4)
bit 0
TMR1ON: Timer1 On bit
1 = Enables Timer1
0 = Stops Timer1
Legend:
DS41190A-page 30
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
5.4
Timer1 Operation in
Asynchronous Counter Mode
If control bit T1SYNC (T1CON<2>) is set, the external
clock input is not synchronized. The timer continues to
increment asynchronous to the internal phase clocks.
The timer will continue to run during SLEEP and can
generate an interrupt on overflow, which will wake-up
the processor. However, special precautions in software are needed to read/write the timer (Section 5.4.1).
5.4.1
READING AND WRITING TIMER1 IN
ASYNCHRONOUS COUNTER MODE
The Timer1 oscillator is shared with the system LP
oscillator. Thus, Timer1 can use this mode only when
the system clock is derived from the internal oscillator.
As with the system LP oscillator, the user must provide
a software time delay to ensure proper oscillator
start-up.
Note:
TABLE 5-1:
Reading TMR1H or TMR1L, while the timer is running
from an external asynchronous clock, will ensure a
valid read (taken care of in hardware). However, the
user should keep in mind that reading the 16-bit timer
in two 8-bit values itself, poses certain problems, since
the timer may overflow between the reads.
Osc Type
Reading the 16-bit value requires some care. Examples 12-2 and 12-3 in the PICmicro™ Mid-Range MCU
Family Reference Manual (DS33023) show how to
read and write Timer1 when it is running in Asynchronous mode.
Timer1 Oscillator
A crystal oscillator circuit is built-in between pins OSC1
(input) and OSC2 (amplifier output). It is enabled by
setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator rated up to 200 kHz. It will
continue to run during SLEEP. It is primarily intended
for a 32 kHz crystal. Table 5-1 shows the capacitor
selection for the Timer1 oscillator.
TABLE 5-2:
Address
Name
CAPACITOR SELECTION FOR
THE TIMER1 OSCILLATOR
Freq
C1
C2
LP
32 kHz
33 pF
33 pF
100 kHz
15 pF
15 pF
200 kHz
15 pF
15 pF
These values are for design guidance only.
Note 1: Higher capacitance increases the stability
of oscillator but also increases the start-up
time.
2: Since each resonator/crystal has its own
characteristics, the user should consult the
resonator/crystal manufacturer for appropriate values of external components.
For writes, it is recommended that the user simply stop
the timer and write the desired values. A write contention may occur by writing to the timer registers, while
the register is incrementing. This may produce an
unpredictable value in the timer register.
5.5
The oscillator requires a start-up and stabilization time before use. Thus, T1OSCEN
should be set and a suitable delay
observed prior to enabling Timer1.
5.6
Timer1 Operation During SLEEP
Timer1 can only operate during SLEEP when setup in
Asynchronous Counter mode. In this mode, an external
crystal or clock source can be used to increment the
counter. To setup the timer to wake the device:
• Timer1 must be on (T1CON<0>)
• TMR1IE bit (PIE1<0>) must be set
• PEIE bit (INTCON<6>) must be set
The device will wake-up on an overflow. If the GIE bit
(INTCON<7>) is set, the device will wake-up and jump
to the Interrupt Service Routine on an overflow.
REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on
all other
RESETS
0Bh/8Bh
INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
0Ch
PIR1
EEIF
ADIF
—
—
CMIF
—
—
0Eh
TMR1L
Holding Register for the Least Significant Byte of the 16-bit TMR1 Register
xxxx xxxx uuuu uuuu
0Fh
TMR1H
Holding Register for the Most Significant Byte of the 16-bit TMR1 Register
xxxx xxxx uuuu uuuu
10h
T1CON
8Ch
PIE1
Legend:
x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.
—
EEIE
GPIF
Value on
POR
0000 0000 0000 000u
TMR1IF 00-- 0--0 00-- 0--0
TMR1GE T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON -000 0000 -uuu uuuu
ADIE
 2002 Microchip Technology Inc.
—
—
CMIE
Preliminary
—
—
TMR1IE 00-- 0--0 00-- 0--0
DS41190A-page 31
PIC12F629/675
NOTES:
DS41190A-page 32
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
6.0
COMPARATOR MODULE
tor Voltage Reference that can also be applied to an
input of the comparator. In addition, GP2 can be configured as the comparator output. The Comparator Control Register (CMCON), shown in Register 6-1,
contains the bits to control the comparator.
The PIC12F629/675 devices have one analog comparator. The inputs to the comparator are multiplexed with
the GP0 and GP1 pins. There is an on-chip Compara-
REGISTER 6-1:
CMCON — COMPARATOR CONTROL REGISTER (ADDRESS: 19h)
U-0
R-0
U-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
—
COUT
—
CINV
CIS
CM2
CM1
CM0
bit 7
bit 0
bit 7
Unimplemented: Read as ‘0’
bit 6
COUT: Comparator Output bit
When CINV = 0:
1 = VIN+ > VIN–
0 = VIN+ < VIN–
When CINV = 1:
0 = VIN+ > VIN–
1 = VIN+ < VIN–
bit 5
Unimplemented: Read as ‘0’
bit 4
CINV: Comparator Output Inversion bit
1 = Output inverted
0 = Output not inverted
bit 3
CIS: Comparator Input Switch bit
When CM2:CM0 = 110 or 101:
1 = VIN– connects to CIN+
0 = VIN– connects to CIN-
bit 2-0
CM2:CM0: Comparator Mode bits
Figure 6-2 shows the Comparator modes and CM2:CM0 bit settings
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 33
PIC12F629/675
6.1
TABLE 6-1:
Comparator Operation
A single comparator is shown in Figure 6-1, along with
the relationship between the analog input levels and
the digital output. When the analog input at VIN+ is less
than the analog input VIN–, the output of the
comparator is a digital low level. When the analog input
at VIN+ is greater than the analog input VIN–, the output
of the comparator is a digital high level. The shaded
areas of the output of the comparator in Figure 6-1
represent the uncertainty due to input offsets and
response time.
Note:
Input Conditions
CINV
COUT
VIN- > VIN+
0
0
VIN- < VIN+
0
1
VIN- > VIN+
1
1
VIN- < VIN+
1
0
FIGURE 6-1:
To use AN<3:0> as analog inputs, the
appropriate bits must be programmed in
the ANSEL register.
The polarity of the comparator output can be inverted
by setting the CINV bit (CMCON<4>). Clearing CINV
results in a non-inverted output. A complete table
showing the output state versus input conditions and
the polarity bit is shown in Table 6-1.
OUTPUT STATE VS. INPUT
CONDITIONS
SINGLE COMPARATOR
VIN+
+
VIN–
–
Output
VINVIN+
Output
Note:
DS41190A-page 34
Preliminary
CINV bit (CMCON<4>) is clear.
 2002 Microchip Technology Inc.
PIC12F629/675
6.2
Comparator Configuration
There are eight modes of operation for the comparator.
The CMCON register, shown in Register 6-1, is used to
select the mode. Figure 6-2 shows the eight possible
modes. The TRISIO register controls the data direction
of the comparator pins for each mode. If the compara-
FIGURE 6-2:
tor mode is changed, the comparator output level may
not be valid for a specified period of time. Refer to the
specifications in Section 12.0.
Note:
Comparator interrupts should be disabled
during a comparator mode change. Otherwise, a false interrupt may occur.
COMPARATOR I/O OPERATING MODES
Comparator Reset (POR Default Value - low power)
Comparator Off (Lowest power)
CM2:CM0 = 000
CM2:CM0 = 111
GP1/CIN-
A
GP0/CIN+
A
GP2/COUT
D
Off (Read as ’0’)
GP1/CIN-
D
GP0/CIN+
D
GP2/COUT
D
Off (Read as ’0’)
Comparator without Output
Comparator w/o Output and with Internal Reference
CM2:CM0 = 010
CM2:CM0 = 100
GP1/CIN-
A
GP0/CIN+
A
GP2/COUT
D
COUT
GP1/CIN-
A
GP0/CIN+
D
GP2/COUT
D
COUT
From CVREF Module
Comparator with Output and Internal Reference
Multiplexed Input with Internal Reference and Output
CM2:CM0 = 011
CM2:CM0 = 101
GP1/CIN-
A
GP0/CIN+
D
GP2/COUT
D
COUT
GP1/CIN-
A
GP0/CIN+
A
GP2/COUT
D
CIS = 0
CIS = 1
COUT
From CVREF Module
From CVREF Module
Comparator with Output
Multiplexed Input with Internal Reference
CM2:CM0 = 001
CM2:CM0 = 110
GP1/CIN-
A
GP0/CIN+
A
GP2/COUT
D
COUT
GP1/CIN-
A
GP0/CIN+
A
GP2/COUT
D
CIS = 0
CIS = 1
COUT
From CVREF Module
A = Analog Input, ports always reads ‘0’
D = Digital Input
CIS = Comparator Input Switch (CMCON<3>)
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 35
PIC12F629/675
6.3
Analog Input Connection
Considerations
range by more than 0.6V in either direction, one of the
diodes is forward biased and a latchup may occur. A
maximum
source
impedance
of
10 kΩ
is
recommended for the analog sources. Any external
component connected to an analog input pin, such as
a capacitor or a Zener diode, should have very little
leakage current.
A simplified circuit for an analog input is shown in
Figure 6-3. Since the analog pins are connected to a
digital output, they have reverse biased diodes to VDD
and VSS. The analog input, therefore, must be between
VSS and VDD. If the input voltage deviates from this
FIGURE 6-3:
ANALOG INPUT MODE
VDD
VT = 0.6V
Rs < 10K
RIC
AIN
CPIN
5 pF
VA
Leakage
±500 nA
VT = 0.6V
Vss
Legend:
6.4
CPIN
VT
ILEAKAGE
RIC
RS
VA
= Input Capacitance
= Threshold Voltage
= Leakage Current at the pin due to Various Junctions
= Interconnect Resistance
= Source Impedance
= Analog Voltage
Comparator Output
The TRISIO<2> bit functions as an output enable/
disable for the GP2 pin while the comparator is in an
output mode.
The comparator output, COUT, is read through the
CMCON register. This bit is read only. The comparator
output may also be directly output to the GP2 pin in
three of the eight possible modes, as shown in
Figure 6-2. When in one of these modes, the output on
GP2 is asynchronous to the internal clock. Figure 6-4
shows the comparator output block diagram.
Note 1: When reading the GPIO register, all pins
configured as analog inputs will read as a
‘0’. Pins configured as digital inputs will
convert an analog input according to the
TTL input specification.
2: Analog levels on any pin that is defined as
a digital input, may cause the input buffer
to consume more current than is
specified.
FIGURE 6-4:
MODIFIED COMPARATOR OUTPUT BLOCK DIAGRAM
GP0/CIN+
GP1/CIN-
To GP2/T0CKI pin
To Data Bus
Q
RD CMCON
Set CMIF bit
CVREF
D
EN
Q
CINV
CM2:CM0
D
EN
RD CMCON
RESET
DS41190A-page 36
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
6.5
Comparator Reference
The following equations determine the output voltages:
The comparator module also allows the selection of an
internally generated voltage reference for one of the
comparator inputs. The internal reference signal is
used for four of the eight Comparator modes. The
VRCON register, Register 6-2, controls the voltage reference module shown in Figure 6-5.
VRR = 1 (low range): CVREF = (VR3:VR0 / 24) x VDD
6.5.1
The full range of VSS to VDD cannot be realized due to
the construction of the module. The transistors on the
top and bottom of the resistor ladder network
(Figure 6-5) keep CVREF from approaching VSS or VDD.
The Voltage Reference is VDD derived and therefore,
the CVREF output changes with fluctuations in VDD. The
tested absolute accuracy of the Comparator Voltage
Reference can be found in Section 12.0.
CONFIGURING THE VOLTAGE
REFERENCE
The voltage reference can output 32 distinct voltage
levels, 16 in a high range and 16 in a low range.
FIGURE 6-5:
VRR = 0 (high range): CVREF = (VDD / 4) + (VR3:VR0 x
VDD / 32)
6.5.2
VOLTAGE REFERENCE
ACCURACY/ERROR
COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM
16 Stages
8R
R
R
R
R
VDD
8R
VRR
16-1 Analog
MUX
VREN
CVREF to
Comparator
Input
VR3:VR0
6.6
Comparator Response Time
Response time is the minimum time, after selecting a
new reference voltage or input source, before the
comparator output is ensured to have a valid level. If
the internal reference is changed, the maximum delay
of the internal voltage reference must be considered
when using the comparator outputs. Otherwise, the
maximum delay of the comparators should be used
(Table 12-4).
6.7
Operation During SLEEP
Both the comparator and voltage reference, if enabled
before entering SLEEP mode, remain active during
SLEEP. This results in higher SLEEP currents than
shown in the power-down specifications. The additional current consumed by the comparator and the
voltage reference is shown separately in the specifications. To minimize power consumption while in SLEEP
mode, turn off the comparator, CM2:CM0 = 111, and
voltage reference, VRCON<7> = 0.
 2002 Microchip Technology Inc.
While the comparator is enabled during SLEEP, an
interrupt will wake-up the device. If the device wakes
up from SLEEP, the contents of the CMCON and
VRCON registers are not affected.
6.8
Effects of a RESET
A device RESET forces the CMCON and VRCON registers to their RESET states. This forces the comparator module to be in the Comparator Reset mode,
CM2:CM0 = 000 and the voltage reference to its off
state. Thus, all potential inputs are analog inputs with
the comparator and voltage reference disabled to consume the smallest current possible.
Preliminary
DS41190A-page 37
PIC12F629/675
REGISTER 6-2:
VRCON — VOLTAGE REFERENCE CONTROL REGISTER (ADDRESS: 99h)
R/W-0
U-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
VREN
—
VRR
—
VR3
VR2
VR1
VR0
bit 7
bit 0
bit 7
VREN: CVREF Enable bit
1 = CVREF circuit powered on
0 = CVREF circuit powered down, no IDD drain
bit 6
Unimplemented: Read as '0'
bit 5
VRR: CVREF Range Selection bit
1 = Low range
0 = High range
bit 4
Unimplemented: Read as '0'
bit 3-0
VR3:VR0: CVREF value selection 0 ≤ VR [3:0] ≤ 15
When VRR = 1: CVREF = (VR3:VR0 / 24) * VDD
When VRR = 0: CVREF = VDD/4 + (VR3:VR0 / 32) * VDD
Legend:
6.9
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Comparator Interrupts
The user, in the Interrupt Service Routine, can clear the
interrupt in the following manner:
The comparator interrupt flag is set whenever there is
a change in the output value of the comparator.
Software will need to maintain information about the
status of the output bits, as read from CMCON<6>, to
determine the actual change that has occurred. The
CMIF bit, PIR1<3>, is the comparator interrupt flag.
This bit must be reset in software by clearing it to ‘0’.
Since it is also possible to write a '1' to this register, a
simulated interrupt may be initiated.
a)
Any read or write of CMCON. This will end the
mismatch condition.
Clear flag bit CMIF.
b)
A mismatch condition will continue to set flag bit CMIF.
Reading CMCON will end the mismatch condition, and
allow flag bit CMIF to be cleared.
Note:
The CMIE bit (PIE1<3>) and the PEIE bit
(INTCON<6>) must be set to enable the interrupt. In
addition, the GIE bit must also be set. If any of these
bits are cleared, the interrupt is not enabled, though the
CMIF bit will still be set if an interrupt condition occurs.
TABLE 6-2:
Address
x = Bit is unknown
If a change in the CMCON register (COUT)
should occur when a read operation is
being executed (start of the Q2 cycle), then
the CMIF (PIR1<3>) interrupt flag may not
get set.
REGISTERS ASSOCIATED WITH COMPARATOR MODULE
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
0Bh/8Bh
INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
0Ch
PIR1
EEIF
ADIF
—
—
CMIF
—
—
19h
CMCON
—
COUT
—
CINV
CIS
CM2
CM1
Bit 0
GPIF
Value on
POR
Value on
all other
RESETS
0000 0000 0000 000u
TMR1IF 00-- 0--0 00-- 0--0
CM0
-0-0 0000 -0-0 0000
8Ch
PIE1
EEIE
ADIE
—
—
CMIE
—
—
85h
TRISIO
—
—
TRIS5
TRIS4
TRIS3
TRIS2
TRIS1
TRIS0
--11 1111 --11 1111
99h
VRCON
VREN
—
VRR
—
VR3
VR2
VR1
VR0
0-0- 0000 0-0- 0000
Legend:
TMR1IE 00-- 0--0 00-- 0--0
x = unknown, u = unchanged, - = unimplemented, read as ‘0’. Shaded cells are not used by the comparator module.
DS41190A-page 38
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
7.0
ANALOG-TO-DIGITAL
CONVERTER (A/D) MODULE
(PIC12F675 ONLY)
The output of the sample and hold is connected to the
input of the converter. The converter generates a
binary result via successive approximation and stores
the result in a 10-bit register. The voltage reference
used in the conversion is software selectable to either
VDD or a voltage applied by the VREF pin. Figure 7-1
shows the block diagram of the A/D on the PIC12F675.
The analog-to-digital converter (A/D) allows conversion
of an analog input signal to a 10-bit binary representation of that signal. The PIC12F675 has four analog
inputs, multiplexed into one sample and hold circuit.
FIGURE 7-1:
A/D BLOCK DIAGRAM
VDD
VCFG = 0
VREF
VCFG = 1
GP0/AN0
GP1/AN1/VREF
ADC
GP2/AN2
10
GO/DONE
GP4/AN3
ADFM
CHS1:CHS0
10
ADON
ADRESH
ADRESL
VSS
7.1
A/D Configuration and Operation
There are two registers available to control the functionality of the A/D module:
1.
2.
ADCON0 (Register 7-1)
ANSEL (Register 7-2)
7.1.1
ANALOG PORT PINS
The ANS3:ANS0 bits (ANSEL<3:0>) and the TRISIO
bits control the operation of the A/D port pins. Set the
corresponding TRISIO bits to set the pin output driver
to its high impedance state. Likewise, set the corresponding ANS bit to disable the digital input buffer.
Note:
7.1.2
Analog voltages on any pin that is defined
as a digital input may cause the input
buffer to conduct excess current.
CHANNEL SELECTION
There are four analog channels on the PIC12F675,
AN0
through
AN3.
The
CHS1:CHS0
bits
(ADCON0<3:2>) control which channel is connected to
the sample and hold circuit.
 2002 Microchip Technology Inc.
7.1.3
VOLTAGE REFERENCE
There are two options for the voltage reference to the
A/D converter: either VDD is used, or an analog voltage
applied to VREF is used. The VCFG bit (ADCON0<6>)
controls the voltage reference selection. If VCFG is set,
then the voltage on the VREF pin is the reference; otherwise, VDD is the reference.
7.1.4
CONVERSION CLOCK
The A/D conversion cycle requires 11 TAD. The source
of the conversion clock is software selectable via the
ADCS bits (ANSEL<6:4>). There are seven possible
clock options:
•
•
•
•
•
•
•
FOSC/2
FOSC/4
FOSC/8
FOSC/16
FOSC/32
FOSC/64
FRC (dedicated internal RC oscillator)
For correct conversion, the A/D conversion clock
(1/TAD) must be selected to ensure a minimum TAD of
1.6 µs. Table 7-1 shows a few TAD calculations for
selected frequencies.
Preliminary
DS41190A-page 39
PIC12F629/675
TABLE 7-1:
TAD vs. DEVICE OPERATING FREQUENCIES
A/D Clock Source (TAD)
Device Frequency
Operation
ADCS2:ADCS0
20 MHz
5 MHz
4 MHz
1.25 MHz
000
100 ns(2)
400 ns(2)
500 ns(2)
1.6 µs
2 TOSC
4 TOSC
100
200 ns(2)
800 ns(2)
1.0 µs(2)
3.2 µs
(2)
8 TOSC
001
400 ns
1.6 µs
2.0 µs
6.4 µs
16 TOSC
101
800 ns(2)
3.2 µs
4.0 µs
12.8 µs(3)
32 TOSC
010
1.6 µs
6.4 µs
8.0 µs(3)
25.6 µs(3)
(3)
(3)
64 TOSC
110
3.2 µs
12.8 µs
16.0 µs
51.2 µs(3)
A/D RC
x11
2 - 6 µs(1,4)
2 - 6 µs(1,4)
2 - 6 µs(1,4)
2 - 6 µs(1,4)
Legend: Shaded cells are outside of recommended range.
Note 1: The A/D RC source has a typical TAD time of 4 µs for VDD > 3.0V.
2: These values violate the minimum required TAD time.
3: For faster conversion times, the selection of another clock source is recommended.
4: When the device frequency is greater than 1 MHz, the A/D RC clock source is only recommended if the
conversion will be performed during SLEEP.
7.1.5
previous conversion. After an aborted conversion, a
2 TAD delay is required before another acquisition can
be initiated. Following the delay, an input acquisition is
automatically started on the selected channel.
STARTING A CONVERSION
The A/D conversion is initiated by setting the
GO/DONE bit (ADCON0<1>). When the conversion is
complete, the A/D module:
Note:
• Clears the GO/DONE bit
• Sets the ADIF flag (PIR1<6>)
• Generates an interrupt (if enabled).
7.1.6
If the conversion must be aborted, the GO/DONE bit
can be cleared in software. The ADRESH:ADRESL
registers will not be updated with the partially complete
A/D
conversion
sample.
Instead,
the
ADRESH:ADRESL registers will retain the value of the
FIGURE 7-2:
The GO/DONE bit should not be set in the
same instruction that turns on the A/D.
CONVERSION OUTPUT
The A/D conversion can be supplied in two formats: left
or right shifted. The ADFM bit (ADCON0<7>) controls
the output format. Figure 7-2 shows the output formats.
10-BIT A/D RESULT FORMAT
ADRESH
(ADFM = 0)
ADRESL
MSB
LSB
bit 7
bit 0
bit 7
10-bit A/D Result
Unimplemented: Read as ‘0’
MSB
(ADFM = 1)
bit 7
LSB
bit 0
Unimplemented: Read as ‘0
DS41190A-page 40
bit 0
Preliminary
bit 7
bit 0
10-bit A/D Result
 2002 Microchip Technology Inc.
PIC12F629/675
REGISTER 7-1:
ADCON0 — A/D CONTROL REGISTER (ADDRESS: 1Fh)
R/W-0
R/W-0
U-0
U-0
R/W-0
R/W-0
R/W-0
R/W-0
ADFM
VCFG
—
—
CHS1
CHS0
GO/DONE
ADON
bit 7
bit 0
bit 7
ADFM: A/D Result Formed Select bit
1 = Right justified
0 = Left justified
bit 6
VCFG: Voltage Reference bit
1 = VREF pin
0 = VDD
bit 5-4
Unimplemented: Read as zero
bit 3-2
CHS1:CHS0: Analog Channel Select bits
00 = Channel 00 (AN0)
01 = Channel 01 (AN1)
10 = Channel 02 (AN2)
11 = Channel 03 (AN3)
bit 1
GO/DONE: A/D Conversion Status bit
1 = A/D conversion cycle in progress. Setting this bit starts an A/D conversion cycle.
This bit is automatically cleared by hardware when the A/D conversion has completed.
0 = A/D conversion completed/not in progress
bit 0
ADON: A/D Conversion Status bit
1 = A/D converter module is operating
0 = A/D converter is shut-off and consumes no operating current
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 41
PIC12F629/675
REGISTER 7-2:
ANSEL — ANALOG SELECT REGISTER (ADDRESS: 9Fh)
U-0
R/W-0
R/W-0
R/W-0
R/W-1
R/W-1
R/W-1
R/W-1
—
ADCS2
ADCS1
ADCS0
ANS3
ANS2
ANS1
ANS0
bit 7
bit 0
bit 7
Unimplemented: Read as ‘0’.
bit 6-4
ADCS<2:0>: A/D Conversion Clock Select bits
000 = FOSC/2
001 = FOSC/8
010 = FOSC/32
x11 = FRC (clock derived from a dedicated internal oscillator = 500 kHz max)
100 = FOSC/4
101 = FOSC/16
110 = FOSC/64
bit 3-0
ANS3:ANS0: Analog Select bits
(Between analog or digital function on pins AN<3:0>, respectively.)
0 = Digital I/O; pin is assigned to port or special function
1 = Analog input; pin is assigned as analog input(1)
Note 1: Setting a pin to an analog input automatically disables the digital input circuitry,
weak pull-ups, and interrupt-on-change. The corresponding TRISIO bit must be set
to Input mode in order to allow external control of the voltage on the pin.
Legend:
DS41190A-page 42
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
7.2
7.2.1
7.2.2
A/D Acquisition Requirements
RECOMMENDED SOURCE
IMPEDANCE
The maximum recommended impedance for analog sources is 2.5 kΩ. This value is calculated based
on the maximum leakage current of the input pin. The
leakage current is 100 nA max., and the analog input
voltage cannot be varied by more than 1/4 LSb or
250 µV due to leakage. This places a requirement on
the input impedance of 250 µV/100 nA = 2.5 kΩ.
SAMPLING TIME CALCULATION
For the A/D converter to meet its specified accuracy,
the charge holding capacitor (CHOLD) must be allowed
to fully charge to the input channel voltage level. The
analog input model is shown in Figure 7-3. The source
impedance (RS) and the internal sampling switch (RSS)
impedance directly affect the time required to charge
the capacitor CHOLD. The sampling switch (RSS)
impedance varies over the device voltage (VDD). The
maximum recommended impedance for analog
sources is 2.5 kΩ. After the analog input channel is
selected (changed), this sampling must be done before
the conversion can be started.
To calculate the minimum sampling time, Equation 7-1
may be used. This equation assumes that 1/4 LSb error
is used (4096 steps for the A/D). The 1/4 LSb error is
the maximum error allowed for the A/D to meet its specified resolution.
The CHOLD is assumed to be 25 pF for the 10-bit A/D.
FIGURE 7-3:
ANALOG INPUT MODEL
VDD
Rs
Port Pin
CPIN
5 pF
VA
Sampling
Switch
VT = 0.6 V
RIC @ 1k
VT = 0.6 V
SS
RSS
ILEAKAGE
± 100 nA
CHOLD = 25 pF
VSS
Legend CPIN
= input capacitance
= threshold voltage
VT
ILEAKAGE = leakage current at the pin due to
various junctions
RIC
SS
CHOLD
 2002 Microchip Technology Inc.
= interconnect resistance
= sampling switch
= sample/hold capacitance (from DAC)
Preliminary
VDD
6V
5V
4V
3V
2V
5 6 7 8 9 10 11
Sampling Switch (RSS)
(kW)
DS41190A-page 43
PIC12F629/675
EQUATION 7-1:
A/D SAMPLING TIME
–T C
–TC
 ----------------- -----------------
( R I C + R SS + R S ) 
( R I C + R S S + R S ) 

 C H O LD
 C HO L D


1 
V RE F




V H OL D =  V R EF – ------------- = ( V R E F ) ⋅  1 – e
 V REF  1 – ------------ = V REF ⋅  1 – e

4096
4096






1
T C = – C HOLD ( 1kΩ + R SS + R S )In  ------------
4096
Example 7-1 shows the calculation of the minimum
time required to charge CHOLD. This calculation is
based on the following system assumptions:
Note 1: The reference voltage (VREF) has no
effect on the equation, since it cancels
itself out.
CHOLD = 25 pF
2: The charge holding capacitor (CHOLD) is
not discharged after each conversion.
RS = 2.5 kW
3: The maximum recommended impedance
for analog sources is 2.5 kΩ. This is
required to meet the pin leakage specification.
1/4 LSb error
VDD = 5V → RSS = 10 kΩ (worst case)
Temp (system max.) = 50°C
EXAMPLE 7-1:
TACQ
=
TACQ
=
TC
TC
TC
TC
TC
TC
=
=
=
=
=
=
Holding Capacitor Charging Time
(CHOLD) (RIC + RSS + RS) In (1/4096)
-25 pF (1 kΩ +10 kΩ + 2.5 kΩ) In (1/4096)
-25 pF (13.5 kΩ) In (1/4096)
-0.338 (-9.704)µs
3.3 µs
TACQ
=
5 µs
+ 3.3 µs
+ [(50°C - 25°C)(0.05 µs / °C)]
TACQ
TAC
=
=
8.3 µs + 1.25 µs
9.55 µs
†
4: After a conversion has completed, you
must wait 2 TAD time before sampling can
begin again. During this time, the holding
capacitor is not connected to the selected
A/D input channel.
CALCULATING THE
MINIMUM REQUIRED
SAMPLE TIME
Amplifier Settling Time
+ Holding Capacitor Charging Time
+ Temperature Offset †
5 µs
+ TC
+ [(Temp - 25°C)(0.05 ms/°C)] †
The temperature coefficient is only required for
temperatures > 25°C.
DS41190A-page 44
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
7.3
A/D Operation During SLEEP
The A/D converter module can operate during SLEEP.
This requires the A/D clock source to be set to the internal RC oscillator. When the RC clock source is
selected, the A/D waits one instruction before starting
the conversion. This allows the SLEEP instruction to be
executed, thus eliminating much of the switching noise
from the conversion. When the conversion is complete,
the GO/DONE bit is cleared, and the result is loaded
into the ADRESH:ADRESL registers. If the A/D interrupt is enabled, the device awakens from SLEEP. If the
A/D interrupt is not enabled, the A/D module is turned
off, although the ADON bit remains set.
TABLE 7-2:
Address
05h
When the A/D clock source is something other than
RC, a SLEEP instruction causes the present conversion
to be aborted, and the A/D module is turned off. The
ADON bit remains set.
7.4
Effects of RESET
A device RESET forces all registers to their RESET
state. Thus the A/D module is turned off and any pending conversion is aborted. The ADRESH:ADRESL registers are unchanged.
SUMMARY OF A/D REGISTERS
Name
GPIO
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
—
—
GPIO5
GPIO4
GPIO3
GPIO2
GPIO1
GPIO0
--xx xxxx --uu uuuu
GPIF
0000 0000 0000 000u
0Bh, 8Bh INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
PIR1
EEIF
ADIF
—
—
CMIF
—
—
1Eh
ADRESH Most Significant 8 bits of the Left Shifted A/D result or 2 bits of the Right Shifted Result
1Fh
ADCON0
85h
TRISIO
PIE1
Value on
all other
RESETS
Bit 6
0Ch
8Ch
Value on:
POR,
BOR
Bit 7
VCFG
—
—
CHS1
CHS0
GO
—
—
TRIS5
TRIS4
TRIS3
TRIS2
TRIS1
EEIE
ADIE
—
—
CMIE
—
—
ADFM
TMR1IF 00-- 0--0 00-- 0--0
xxxx xxxx uuuu uuuu
ADON
00-- 0000 00-- 0000
TRIS0
--11 1111 --11 1111
TMR1IE 00-- 0--0 00-- 0--0
9Eh
ADRESL Least Significant 2 bits of the Left Shifted A/D Result or 8 bits of the Right Shifted Result xxxx xxxx uuuu uuuu
9Fh
ANSEL
—
ADCS2
ADCS1
ADCS0
ANS3
ANS2
ANS1
ANS0
-000 1111 -000 1111
Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D converter module.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 45
PIC12F629/675
NOTES:
DS41190A-page 46
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
8.0
DATA EEPROM MEMORY
The EEPROM data memory is readable and writable
during normal operation (full VDD range). This memory
is not directly mapped in the register file space.
Instead, it is indirectly addressed through the Special
Function Registers. There are four SFRs used to read
and write this memory:
The EEPROM data memory allows byte read and write.
A byte write automatically erases the location and
writes the new data (erase before write). The EEPROM
data memory is rated for high erase/write cycles. The
write time is controlled by an on-chip timer. The write
time will vary with voltage and temperature as well as
from chip to chip. Please refer to AC Specifications for
exact limits.
•
•
•
•
EECON1
EECON2 (not a physically implemented register)
EEDATA
EEADR
When the data memory is code protected, the CPU
may continue to read and write the data EEPROM
memory. The device programmer can no longer access
this memory.
EEDATA holds the 8-bit data for read/write, and
EEADR holds the address of the EEPROM location
being accessed. PIC12F629/675 devices have 128
bytes of data EEPROM with an address range from 0h
to 7Fh.
Additional information on the Data EEPROM is available in the PICmicro™ Mid-Range Reference Manual,
(DS33023).
REGISTER 8-1:
EEDAT — EEPROM DATA REGISTER (ADDRESS: 9Ah)
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
EEDAT7
EEDAT6
EEDAT5
EEDAT4
EEDAT3
R/W-0
R/W-0
EEDAT2 EEDAT1
R/W-0
EEDAT0
bit 7
bit 7-0
bit 0
EEDATn: Byte value to write to or read from Data EEPROM
Legend:
REGISTER 8-2:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
x = Bit is unknown
EEADR — EEPROM ADDRESS REGISTER (ADDRESS: 9Bh)
U-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
—
EADR6
EADR5
EADR4
EADR3
EADR2
EADR1
EADR0
bit 7
bit 0
bit 7
Unimplemented: Should be set to '0'
bit 6-0
EEADR: Specifies one of 128 locations for EEPROM Read/Write Operation
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
 2002 Microchip Technology Inc.
Preliminary
x = Bit is unknown
DS41190A-page 47
PIC12F629/675
8.1
EEADR
The EEADR register can address up to a maximum of
128 bytes of data EEPROM. Only seven of the eight
bits in the register (EEADR<6:0>) are required. The
MSb (bit 7) is ignored.
The upper bit should always be ‘0’ to remain upward
compatible with devices that have more data EEPROM
memory.
8.2
EECON1 AND EECON2
REGISTERS
EECON1 is the control register with four low order bits
physically implemented. The upper four bits are nonimplemented and read as '0's.
Control bits RD and WR initiate read and write,
respectively. These bits cannot be cleared, only set, in
software. They are cleared in hardware at completion
REGISTER 8-3:
of the read or write operation. The inability to clear the
WR bit in software prevents the accidental, premature
termination of a write operation.
The WREN bit, when set, will allow a write operation.
On power-up, the WREN bit is clear. The WRERR bit is
set when a write operation is interrupted by a MCLR
Reset, or a WDT Time-out Reset during normal operation. In these situations, following RESET, the user can
check the WRERR bit, clear it, and rewrite the location.
The data and address will be cleared, therefore, the
EEDATA and EEADR registers will need to be reinitialized.
Interrupt flag bit EEIF in the PIR1 register is set when
write is complete. This bit must be cleared in software.
EECON2 is not a physical register. Reading EECON2
will read all '0's. The EECON2 register is used
exclusively in the Data EEPROM write sequence.
EECON1 — EEPROM CONTROL REGISTER (ADDRESS: 9Ch)
U-0
U-0
U-0
U-0
R/W-x
R/W-0
R/S-0
R/S-0
—
—
—
—
WRERR
WREN
WR
RD
bit 7
bit 0
bit 7-4
Unimplemented: Read as ‘0’
bit 3
WRERR: EEPROM Error Flag bit
1 = A write operation is prematurely terminated (any MCLR Reset, any WDT Reset during
normal operation or BOD detect)
0 = The write operation completed
bit 2
WREN: EEPROM Write Enable bit
1 = Allows write cycles
0 = Inhibits write to the data EEPROM
bit 1
WR: Write Control bit
1 = Initiates a write cycle (The bit is cleared by hardware once write is complete. The WR bit
can only be set, not cleared, in software.)
0 = Write cycle to the data EEPROM is complete
bit 0
RD: Read Control bit
1 = Initiates an EEPROM read (Read takes one cycle. RD is cleared in hardware. The RD bit
can only be set, not cleared, in software.)
0 = Does not initiate an EEPROM read
Legend:
S = Bit can only be set
DS41190A-page 48
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
’1’ = Bit is set
’0’ = Bit is cleared
Preliminary
x = Bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
8.3
READING THE EEPROM DATA
MEMORY
After a write sequence has been initiated, clearing the
WREN bit will not affect this write cycle. The WR bit will
be inhibited from being set unless the WREN bit is set.
To read a data memory location, the user must write the
address to the EEADR register and then set control bit
RD (EECON1<0>), as shown in Example 8-1. The data
is available, in the very next cycle, in the EEDATA register. Therefore, it can be read in the next instruction.
EEDATA holds this value until another read, or until it is
written to by the user (during a write operation).
EXAMPLE 8-1:
bsf
movlw
movwf
bsf
movf
8.4
8.5
;Bank 1
;
;Address to read
;EE Read
;Move data to W
EXAMPLE 8-3:
WRITING TO THE EEPROM DATA
MEMORY
To write an EEPROM data location, the user must first
write the address to the EEADR register and the data
to the EEDATA register. Then the user must follow a
specific sequence to initiate the write for each byte, as
shown in Example 8-2.
Required
Sequence
EXAMPLE 8-2:
bsf
bsf
bcf
movlw
movwf
movlw
movwf
bsf
bsf
WRITE VERIFY
Depending on the application, good programming
practice may dictate that the value written to the Data
EEPROM should be verified (see Example 8-3) to the
desired value to be written.
DATA EEPROM READ
STATUS,RP0
CONFIG_ADDR
EEADR
EECON1,RD
EEDATA,W
At the completion of the write cycle, the WR bit is
cleared in hardware and the EE Write Complete
Interrupt Flag bit (EEIF) is set. The user can either
enable this interrupt or poll this bit. The EEIF bit
(PIR<7>) register must be cleared by software.
WRITE VERIFY
bcf
:
bsf
movf
STATUS,RP0
bsf
EECON1,RD
STATUS,RP0
EEDATA,W
xorwf EEDATA,W
btfss STATUS,Z
goto
WRITE_ERR
:
;Bank 0
;Any code
;Bank 1 READ
;EEDATA not changed
;from previous write
;YES, Read the
;value written
;Is data the same
;No, handle error
;Yes, continue
DATA EEPROM WRITE
STATUS,RP0
EECON1,WREN
INTCON,GIE
55h
EECON2
AAh
EECON2
EECON1,WR
INTCON,GIE
8.5.1
;Bank 1
;Enable write
;Disable INTs
;Unlock write
;
;
;
;Start the write
;Enable INTS
MAXIMIZING ENDURANCE
For applications that will exceed 10% of the minimum
specified cell endurance (parameters D120, D120A,
D130, and D130A), every location should be refreshed
within intervals not exceeding 1/10 of this specified cell
endurance. Please refer to AN790 (DS00790) for more
details.
8.6
PROTECTION AGAINST
SPURIOUS WRITE
The write will not initiate if the above sequence is not
exactly followed (write 55h to EECON2, write AAh to
EECON2, then set WR bit) for each byte. We strongly
recommend that interrupts be disabled during this
code segment. A cycle count is executed during the
required sequence. Any number that is not equal to the
required cycles to execute the required sequence will
prevent the data from being written into the EEPROM.
There are conditions when the device may not want to
write to the data EEPROM memory. To protect against
spurious EEPROM writes, various mechanisms have
been built in. On power-up, WREN is cleared. Also, the
Power-up Timer (72 ms duration) prevents
EEPROM write.
Additionally, the WREN bit in EECON1 must be set to
enable write. This mechanism prevents accidental
writes to data EEPROM due to errant (unexpected)
code execution (i.e., lost programs). The user should
keep the WREN bit clear at all times, except when
updating EEPROM. The WREN bit is not cleared
by hardware.
• brown-out
• power glitch
• software malfunction
 2002 Microchip Technology Inc.
The write initiate sequence and the WREN bit together
help prevent an accidental write during:
Preliminary
DS41190A-page 49
PIC12F629/675
8.7
DATA EEPROM OPERATION
DURING CODE PROTECT
Data memory can be code protected by programming
the CPD bit to ‘0’.
When the data memory is code protected, the CPU is
able to read and write data to the Data EEPROM. It is
recommended to code protect the program memory
when code protecting data memory. This prevents anyone from programming zeroes over the existing code
(which will execute as NOPs) to reach an added routine,
programmed in unused program memory, which outputs the contents of data memory. Programming
unused locations to ‘0’ will also help prevent data memory code protection from becoming breached.
TABLE 8-1:
Address
REGISTERS/BITS ASSOCIATED WITH DATA EEPROM
Name
0Ch
PIR1
9Ah
EEDATA
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
EEIF
ADIF
—
—
CMIF
—
—
Bit 0
TMR1IF 00-- 0--0 00-- 0--0
EEPROM Data Register
9Bh
EEADR
—
9Ch
EECON1
—
9Dh
EECON2(1) EEPROM Control Register 2
0000 0000 0000 0000
EEPROM Address Register
—
—
Value on Value on all
Power-on
other
Reset
RESETS
—
-000 0000 -000 0000
WRERR WREN
WR
RD
---- x000 ---- q000
---- ---- ---- ----
Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends upon condition.
Shaded cells are not used by Data EEPROM module.
Note 1: EECON2 is not a physical register.
DS41190A-page 50
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
9.0
SPECIAL FEATURES OF THE
CPU
Certain special circuits that deal with the needs of real
time applications are what sets a microcontroller apart
from other processors. The PIC12F629/675 family has
a host of such features intended to:
• maximize system reliability
• minimize cost through elimination of external
components
• provide power saving operating modes and offer
code protection.
These features are:
• Oscillator selection
• RESET
- Power-on Reset (POR)
- Power-up Timer (PWRT)
- Oscillator Start-Up Timer (OST)
- Brown-out Reset (BOR)
• Interrupts
• Watchdog Timer (WDT)
• SLEEP
• Code protection
• ID Locations
• In-Circuit Serial Programming
 2002 Microchip Technology Inc.
The PIC12F629/675 has a Watchdog Timer that is
controlled by configuration bits. It runs off its own RC
oscillator for added reliability. There are two timers that
offer necessary delays on power-up. One is the
Oscillator Start-up Timer (OST), intended to keep the
chip in RESET until the crystal oscillator is stable. The
other is the Power-up Timer (PWRT), which provides a
fixed delay of 72 ms (nominal) on power-up only,
designed to keep the part in RESET while the power
supply stabilizes. There is also circuitry to reset the
device if a brown-out occurs, which can provide at least
a 72 ms RESET. With these three functions on-chip,
most applications need no external RESET circuitry.
The SLEEP mode is designed to offer a very low
current Power-down mode. The user can wake-up from
SLEEP through:
• External RESET
• Watchdog Timer wake-up
• An interrupt
Several oscillator options are also made available to
allow the part to fit the application. The RC oscillator
option saves system cost while the LP crystal option
saves power. A set of configuration bits are used to
select various options (see Register 9-1).
Preliminary
DS41190A-page 51
PIC12F629/675
9.1
Configuration Bits
Note:
The configuration bits can be programmed (read as ’0’),
or left unprogrammed (read as ’1’) to select various
device configurations, as shown in Register 9-1. These
bits are mapped in program memory location 2007h.
REGISTER 9-1:
R/P-1 R/P-1
BG1
bit 13
bit 13-12
bit 11-9
bit 8
bit 7
bit 6
bit 5
bit 4
bit 3
bit 2-0
CONFIG — CONFIGURATION WORD (ADDRESS: 2007h)
U-0
U-0
U-0
R/P-1
R/P-1
—
—
—
CPD
CP
BG0
Address 2007h is beyond the user program
memory space. It belongs to the special configuration memory space (2000h - 3FFFh),
which can be accessed only during programming. See PIC12F629/675 Programming
Specification for more information.
R/P-1
R/P-1
R/P-1
R/P-1
R/P-1
R/P-1
R/P-1
BODEN MCLRE PWRTE WDTE F0SC2 F0SC1 F0SC0
bit 0
BG1:BG0: Bandgap Calibration bits(1)
00 = Lowest bandgap voltage
11 = Highest bandgap voltage
Unimplemented: Read as ‘0’
CPD: Data Code Protection bit(2)
1 = Data memory code protection is disabled
0 = Data memory code protection is enabled
CP: Code Protection bit(3)
1 = Program Memory code protection is disabled
0 = Program Memory code protection is enabled
BODEN: Brown-out Detect Enable bit(4)
1 = BOD enabled
0 = BOD disabled
MCLRE: GP3/MCLR pin function select(5)
1 = GP3/MCLR pin function is MCLR
0 = GP3/MCLR pin function is digital I/O, MCLR internally tied to VDD
PWRTE: Power-up Timer Enable bit
1 = PWRT disabled
0 = PWRT enabled
WDTE: Watchdog Timer Enable bit
1 = WDT enabled
0 = WDT disabled
FOSC2:FOSC0: Oscillator Selection bits
111 = RC oscillator: CLKOUT function on GP4/OSC2/CLKOUT pin, RC on GP5/OSC1/CLKIN
110 = RC oscillator: I/O function on GP4/OSC2/CLKOUT pin, RC on GP5/OSC1/CLKIN
101 = INTOSC oscillator: CLKOUT function on GP4/OSC2/CLKOUT pin, I/O function on GP5/OSC1/CLKIN
100 = INTOSC oscillator: I/O function on GP4/OSC2/CLKOUT pin, I/O function on GP5/OSC1/CLKIN
011 = EC: I/O function on GP4/OSC2/CLKOUT pin, CLKIN on GP5/OSC1/CLKIN
010 = HS oscillator: High speed crystal/resonator on GP4/OSC2/CLKOUT and RA7/OSC1/CLKIN
001 = XT oscillator: Crystal/resonator on GP4/OSC2/CLKOUT and GP5/OSC1/CLKIN
000 = LP oscillator: Low power crystal on GP4/OSC2/CLKOUT and GP5/OSC1/CLKIN
Note 1: The Bandgap Calibration bits are factory programmed and must be read and saved prior to erasing
the device.
2: The entire data EEPROM will be erased when the code protection is turned off.
3: The entire program EEPROM will be erased, including OSCCAL value, when the code protection is
turned off.
4: Enabling Brown-out Reset does not automatically enable Power-Up Timer.
5: When MCLR is asserted in INTOSC or RC mode, the internal clock oscillator is disabled.
Legend:
P = Programmed using ICSP
R = Readable bit
-n = Value at POR
DS41190A-page 52
W = Writable bit
1 = bit is set
Preliminary
U = Unimplemented bit, read as ‘0’
0 = bit is cleared
x = bit is unknown
 2002 Microchip Technology Inc.
PIC12F629/675
9.2
FIGURE 9-2:
Oscillator Configurations
9.2.1
OSCILLATOR TYPES
The PIC12F629/675 can be operated in eight different
oscillator option modes. The user can program three
configuration bits (FOSC2 through FOSC0) to select
one of these eight modes:
•
•
•
•
•
•
Note:
TABLE 9-1:
In XT, LP or HS modes a crystal or ceramic resonator
is connected to the OSC1 and OSC2 pins to establish
oscillation (see Figure 9-1). The PIC12F629/675 oscillator design requires the use of a parallel cut crystal.
Use of a series cut crystal may yield a frequency outside of the crystal manufacturers specifications. When
in XT, LP or HS modes, the device can have an external
clock source to drive the OSC1 pin (see Figure 9-2).
CRYSTAL OPERATION (OR
CERAMIC RESONATOR)
(HS, XT OR LP OSC
CONFIGURATION)
To Internal
Logic
C1
XTAL
RF(3)
Mode
Freq
OSC1(C1)
OSC2(C2)
XT
455 kHz
2.0 MHz
4.0 MHz
68 - 100 pF
15 - 68 pF
15 - 68 pF
68 - 100 pF
15 - 68 pF
15 - 68 pF
HS
8.0 MHz
16.0 MHz
10 - 68 pF
10 - 22 pF
10 - 68 pF
10 - 22 pF
Note 1: Higher capacitance increases the stability
of the oscillator but also increases the
start-up time. These values are for design
guidance only. Since each resonator has
its own characteristics, the user should
consult the resonator manufacturer for
appropriate values of external
components.
TABLE 9-2:
OSC2
C2(1)
1:
2:
3:
 2002 Microchip Technology Inc.
Freq
OSC1(C1)
OSC2(C2)
LP
32 kHz
200 kHz
68 - 100 pF
15 - 30 pF
68 - 100 pF
15 - 30 pF
XT
100 kHz
2 MHz
4 MHz
68 - 150 pF
15 - 30 pF
15 - 30 pF
150 - 200 pF
15 - 30 pF
15 - 30 pF
HS
8 MHz
10 MHz
20 MHz
15 - 30 pF
15 - 30 pF
15 - 30 pF
15 - 30 pF
15 - 30 pF
15 - 30 pF
PIC12F629/675
See Table 9-1 and Table 9-2 for recommended
values of C1 and C2.
A series resistor may be required for AT strip cut
crystals.
RF varies with the oscillator mode selected
(Approx. value = 10 MΩ).
CAPACITOR SELECTION FOR
CRYSTAL OSCILLATOR
Mode
SLEEP
RS(2)
CAPACITOR SELECTION FOR
CERAMIC RESONATORS
Ranges Characterized:
OSC1
(1)
OSC2(1)
Note 1: Functions as GP4 in EC osc mode.
CRYSTAL OSCILLATOR / CERAMIC
RESONATORS
FIGURE 9-1:
OSC1
Open
Additional information on oscillator configurations is available in the PICmicroTM MidRange Reference Manual, (DS33023).
9.2.2
Clock from
External System
PIC12F629/675
LP
Low Power Crystal
XT
Crystal/Resonator
HS
High Speed Crystal/Resonator
RC
External Resistor/Capacitor (2 modes)
INTOSC Internal Oscillator (2 modes)
EC
External Clock In
Note
EXTERNAL CLOCK INPUT
OPERATION (HS, XT, EC,
OR LP OSC
CONFIGURATION)
Note 1: Higher capacitance increases the stability
of the oscillator but also increases the
start-up time. These values are for design
guidance only. Rs may be required in HS
mode as well as XT mode to avoid overdriving crystals with low drive level specification. Since each crystal has its own
characteristics, the user should consult the
crystal manufacturer for appropriate values
of external components.
Preliminary
DS41190A-page 53
PIC12F629/675
9.2.3
EXTERNAL CLOCK IN
9.2.5
For applications where a clock is already available elsewhere, users may directly drive the PIC12F629/675
provided that this external clock source meets the AC/
DC timing requirements listed in Section 12.0.
Figure 9-2 below shows how an external clock circuit
should be configured.
9.2.4
RC OSCILLATOR
For applications where precise timing is not a requirement, the RC oscillator option is available. The operation and functionality of the RC oscillator is dependent
upon a number of variables. The RC oscillator frequency is a function of:
When calibrated, the internal oscillator provides a fixed
4 MHz (nominal) system clock. See Electrical Specifications, Section 12.0, for information on variation over
voltage and temperature.
9.2.5.1
FIGURE 9-3:
RC OSCILLATOR MODE
VDD
PIC12F629/675
REXT
GP5/OSC1/
CLKIN
Internal
Clock
Calibrating the Internal Oscillator
A calibration instruction is programmed into the last
location of program memory. This instruction is a
RETLW XX, where the literal is the calibration value.
The literal is placed in the OSCCAL register to set the
calibration of the internal oscillator. Example 9-1 demonstrates how to calibrate the internal oscillator.
Note:
• Supply voltage
• Resistor (REXT) and capacitor (CEXT) values
• Operating temperature.
The oscillator frequency will vary from unit to unit due
to normal process parameter variation. The difference
in lead frame capacitance between package types will
also affect the oscillation frequency, especially for low
CEXT values. The user also needs to account for the
tolerance of the external R and C components.
Figure 9-3 shows how the R/C combination is connected.
INTERNAL 4 MHZ OSCILLATOR
Erasing the device will also erase the preprogrammed internal calibration value for
the internal oscillator. The calibration value
must be saved prior to erasing part.
EXAMPLE 9-1:
bsf
call
movwf
bcf
9.2.6
CALIBRATING THE
INTERNAL OSCILLATOR
STATUS, RP0
3FFh
OSCCAL
STATUS, RP0
;Bank 1
;Get the cal value
;Calibrate
;Bank 0
CLKOUT
The PIC12F629/675 devices can be configured to provide a clock out signal in the INTOSC and RC oscillator
modes. When configured, the oscillator frequency
divided by four (FOSC/4) is output on the GP4/OSC2/
CLKOUT pin. FOSC/4 can be used for test purposes or
to synchronize other logic.
CEXT
VSS
FOSC/4
GP4/OSC2/CLKOUT
DS41190A-page 54
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
9.3
RESET
The PIC12F629/675 differentiates between various
kinds of RESET:
a)
b)
c)
d)
e)
Power-on Reset (POR)
MCLR Reset during normal operation
MCLR Reset during SLEEP
WDT Reset (normal operation)
Brown-out Detect (BOD)
A simplified block diagram of the On-Chip Reset Circuit
is shown in Figure 9-4.
Some registers are not affected in any RESET condition; their status is unknown on POR and unchanged in
any other RESET. Most other registers are reset to a
“RESET state” on:
•
•
•
•
•
They are not affected by a WDT wake-up, since this is
viewed as the resumption of normal operation. TO and
PD bits are set or cleared differently in different RESET
situations as indicated in Table 9-4. These bits are
used in software to determine the nature of the RESET.
See Table 9-7 for a full description of RESET states of
all registers.
The MCLR Reset path has a noise filter to detect and
ignore small pulses. See Table 12-4 in Electrical Specifications Section for pulse width specification.
Power-on Reset
MCLR Reset
WDT Reset
MCLR Reset during SLEEP
Brown-out Detect (BOD) Reset
FIGURE 9-4:
SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT
External
Reset
MCLR/
VPP pin
WDT
WDT
Module
SLEEP
Time-out
Reset
VDD Rise
Detect
Power-on Reset
VDD
Brown-out
Detect
BODEN
S
Q
R
Q
OST/PWRT
OST
Chip_Reset
10-bit Ripple Counter
OSC1/
CLKIN
pin
PWRT
On-chip(1)
RC OSC
10-bit Ripple Counter
Enable PWRT
See Table 9-3 for time-out situations.
Enable OST
Note
1:
This is a separate oscillator from the INTRC/EC oscillator.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 55
PIC12F629/675
9.3.1
9.3.3
MCLR
PIC12F629/675 devices have a noise filter in the
MCLR Reset path. The filter will detect and ignore
small pulses.
It should be noted that a WDT Reset does not drive
MCLR pin low.
The behavior of the ESD protection on the MCLR pin
has been altered from previous devices of this family.
Voltages applied to the pin that exceed its specification
can result in both MCLR Resets and excessive current
beyond the device specification during the ESD event.
For this reason, Microchip recommends that the MCLR
pin no longer be tied directly to VDD. The use of an RC
network, as shown in Figure 9-5, is suggested.
FIGURE 9-5:
RECOMMENDED MCLR
CIRCUIT
The Power-up Timer provides a fixed 72 ms (nominal)
time-out on power-up only, from POR or Brown-out
Reset. The Power-up Timer operates on an internal RC
oscillator. The chip is kept in RESET as long as PWRT
is active. The PWRT delay allows the VDD to rise to an
acceptable level. A configuration bit, PWRTE can
disable (if set) or enable (if cleared or programmed) the
Power-up Timer. The Power-up Timer should always
be enabled when Brown-out Reset is enabled.
The Power-Up Time delay will vary from chip to chip
and due to:
• VDD variation
• Temperature variation
• Process variation.
See DC parameters for details.
9.3.4
VDD
PIC12F629/675
R1
1 kΩ (or greater)
The OST time-out is invoked only for XT, LP and HS
modes and only on Power-on Reset or wake-up from
SLEEP.
C1
0.1 µf
(optional, not critical)
9.3.5
POWER-ON RESET (POR)
The on-chip POR circuit holds the chip in RESET until
VDD has reached a high enough level for proper operation. To take advantage of the POR, simply tie the
MCLR pin through a resistor to VDD. This will eliminate
external RC components usually needed to create
Power-on Reset. A maximum rise time for VDD is
required. See Electrical Specifications for details.
Note:
The POR circuit does not produce an internal RESET when VDD declines.
When the device starts normal operation (exits the
RESET condition), device operating parameters (i.e.,
voltage, frequency, temperature, etc.) must be met to
ensure operation. If these conditions are not met, the
device must be held in RESET until the operating conditions are met.
For additional information, refer to Application Note
AN607 “Power-up Trouble Shooting”.
DS41190A-page 56
OSCILLATOR START-UP TIMER
(OST)
The Oscillator Start-Up Timer (OST) provides a 1024
oscillator cycle (from OSC1 input) delay after the
PWRT delay is over. This ensures that the crystal
oscillator or resonator has started and stabilized.
MCLR
9.3.2
POWER-UP TIMER (PWRT)
BROWN-OUT DETECT (BOD)
The PIC12F629/675 members have on-chip Brown-out
Detect circuitry. A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brownout Detect circuitry. If VDD falls below VBOR for greater
than parameter (TBOR) in Table 12-4 (see
Section 12.0). The brown-out situation will reset the
chip. A RESET is not guaranteed to occur if VDD falls
below VBOR for less than parameter (TBOR).
On any RESET (Power-on, Brown-out, Watchdog,
etc.), the chip will remain in RESET until VDD rises
above BVDD (see Figure 9-6). The Power-up Timer will
now be invoked, if enabled, and will keep the chip in
RESET an additional 72 ms.
If VDD drops below BVDD while the Power-up Timer is
running, the chip will go back into a Brown-out Reset
and the Power-up Timer will be re-initialized. Once VDD
rises above BVDD, the Power-Up Timer will execute a
72 ms RESET. The Power-up Timer should always be
enabled when Brown-out Detect is enabled. Figure 9-6
shows typical Brown-out situations.
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
FIGURE 9-6:
BROWN-OUT SITUATIONS
VDD
VBOR
Internal
RESET
72 ms(1)
VDD
VBOR
Internal
RESET
<72 ms
72 ms(1)
VDD
VBOR
Internal
RESET
72 ms(1)
Note 1: 72 ms delay only if PWRTE bit is programmed to ‘0’.
9.3.6
TIME-OUT SEQUENCE
9.3.7
On power-up, the time-out sequence is as follows: first,
PWRT time-out is invoked after POR has expired.
Then, OST is activated. The total time-out will vary
based on oscillator configuration and PWRTE bit status. For example, in EC mode with PWRTE bit erased
(PWRT disabled), there will be no time-out at all.
Figure 9-7, Figure 9-8 and Figure 9-9 depict time-out
sequences.
Since the time-outs occur from the POR pulse, if MCLR
is kept low long enough, the time-outs will expire. Then
bringing MCLR high will begin execution immediately
(see Figure 9-8). This is useful for testing purposes or
to synchronize more than one PIC12F629/675 device
operating in parallel.
Table 9-6 shows the RESET conditions for some special registers, while Table 9-7 shows the RESET conditions for all the registers.
 2002 Microchip Technology Inc.
POWER CONTROL (PCON) STATUS
REGISTER
The power control/status register, PCON (address
8Eh) has two bits.
Bit0 is BOD (Brown-out). BOD is unknown on Poweron Reset. It must then be set by the user and checked
on subsequent RESETS to see if BOD = 0, indicating
that a brown-out has occurred. The BOD status bit is a
don’t care and is not necessarily predictable if the
brown-out circuit is disabled (by setting BODEN bit = 0
in the Configuration word).
Bit1 is POR (Power-on Reset). It is a ‘0’ on Power-on
Reset and unaffected otherwise. The user must write a
‘1’ to this bit following a Power-on Reset. On a subsequent RESET, if POR is ‘0’, it will indicate that a Poweron Reset must have occurred (i.e., VDD may have gone
too low).
Preliminary
DS41190A-page 57
PIC12F629/675
TABLE 9-3:
TIME-OUT IN VARIOUS SITUATIONS
Power-up
Brown-out Reset
Oscillator Configuration
Wake-up
from SLEEP
PWRTE = 0
PWRTE = 1
PWRTE = 0
PWRTE = 1
XT, HS, LP
TPWRT +
1024•TOSC
1024•TOSC
TPWRT +
1024•TOSC
1024•TOSC
1024•TOSC
RC, EC, INTOSC
TPWRT
—
TPWRT
—
—
TABLE 9-4:
STATUS/PCON BITS AND THEIR SIGNIFICANCE
POR
BOD
TO
PD
0
u
1
1
Power-on Reset
1
0
1
1
Brown-out Detect
u
u
0
u
WDT Reset
u
u
0
0
WDT Wake-up
u
u
u
u
MCLR Reset during normal operation
u
u
1
0
MCLR Reset during SLEEP
Legend: u = unchanged, x = unknown
TABLE 9-5:
Address
SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT
Value on
POR Reset
Value on all
other
RESETS(1)
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
03h
STATUS
IRP
RP1
RPO
TO
PD
Z
DC
C
0001 1xxx 000q quuu
8Eh
PCON
—
—
—
—
—
—
POR
BOD
---- --0x ---- --uq
Note 1: Other (non Power-up) Resets include MCLR Reset, Brown-out Detect and Watchdog Timer Reset during
normal operation.
TABLE 9-6:
INITIALIZATION CONDITION FOR SPECIAL REGISTERS
Program
Counter
STATUS
Register
PCON
Register
Power-on Reset
000h
0001 1xxx
---- --0x
MCLR Reset during normal operation
000h
000u uuuu
---- --uu
MCLR Reset during SLEEP
000h
0001 0uuu
---- --uu
Condition
WDT Reset
WDT Wake-up
Brown-out Detect
Interrupt Wake-up from SLEEP
000h
0000 uuuu
---- --uu
PC + 1
uuu0 0uuu
---- --uu
000h
0001 1uuu
---- --10
uuu1 0uuu
---- --uu
PC + 1
(1)
Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as ‘0’.
Note 1: When the wake-up is due to an interrupt and global enable bit GIE is set, the PC is loaded with the
interrupt vector (0004h) after execution of PC+1.
DS41190A-page 58
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
TABLE 9-7:
Register
W
INITIALIZATION CONDITION FOR REGISTERS
Address
Power-on
Reset
• MCLR Reset during
normal operation
• MCLR Reset during SLEEP
• WDT Reset
• Brown-out Detect(1)
• Wake-up from SLEEP
through interrupt
• Wake-up from SLEEP
through WDT time-out
—
xxxx xxxx
uuuu uuuu
uuuu uuuu
INDF
00h/80h
—
—
—
TMR0
01h
xxxx xxxx
uuuu uuuu
uuuu uuuu
PCL
02h/82h
0000 0000
0000 0000
PC + 1(3)
STATUS
03h/83h
0001 1xxx
000q quuu(4)
uuuq quuu(4)
FSR
04h/84h
xxxx xxxx
uuuu uuuu
uuuu uuuu
GPIO
05h
--xx xxxx
--uu uuuu
--uu uuuu
PCLATH
0Ah/8Ah
---0 0000
---0 0000
---u uuuu
INTCON
0Bh/8Bh
0000 0000
0000 000u
uuuu uuqq(2)
PIR1
0Ch
00-- 0--0
00-- 0--0
qq-- q--q(2,5)
T1CON
10h
-000 0000
-uuu uuuu
-uuu uuuu
CMCON
19h
-0-0 0000
-0-0 0000
-u-u uuuu
ADRESH
1Eh
xxxx xxxx
uuuu uuuu
uuuu uuuu
ADCON0
1Fh
00-- 0000
00-- 0000
uu-- uuuu
OPTION_REG
81h
1111 1111
1111 1111
uuuu uuuu
TRISIO
85h
--11 1111
--11 1111
--uu uuuu
PIE1
8Ch
00-- 0--0
00-- 0--0
uu-- u--u
PCON
8Eh
---- --0x
---- --uu(1,6)
---- --uu
OSCCAL
90h
1000 00--
1000 00--
uuuu uu--
WPU
95h
--11 -111
--11 -111
uuuu uuuu
IOCB
96h
--00 0000
--00 0000
--uu uuuu
VRCON
99h
0-0- 0000
0-0- 0000
u-u- uuuu
EEDATA
9Ah
0000 0000
0000 0000
uuuu uuuu
EEADR
9Bh
-000 0000
-000 0000
-uuu uuuu
EECON1
9Ch
---- x000
---- q000
---- uuuu
EECON2
9Dh
---- ----
---- ----
---- ----
ADRESL
9Eh
xxxx xxxx
uuuu uuuu
uuuu uuuu
ANSEL
9Fh
-000 1111
-000 1111
-uuu uuuu
Legend:
Note 1:
2:
3:
u = unchanged, x = unknown, - = unimplemented bit, reads as ‘0’, q = value depends on condition.
If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.
One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).
When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt
vector (0004h).
4: See Table 9-6 for RESET value for specific condition.
5: If wake-up was due to data EEPROM write completing, bit 7 = 1; A/D conversion completing, bit 6 = 1;
Comparator input changing, bit 3 = 1; or Timer1 rolling over, bit 0 = 1. All other interrupts generating a
wake-up will cause these bits to = u.
6: If RESET was due to brown-out, then bit 0 = 0. All other RESETS will cause bit 0 = u.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 59
PIC12F629/675
FIGURE 9-7:
TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1
VDD
MCLR
Internal POR
TPWRT
PWRT Time-out
TOST
OST Time-out
Internal RESET
TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2
FIGURE 9-8:
VDD
MCLR
Internal POR
TPWRT
PWRT Time-out
TOST
OST Time-out
Internal RESET
FIGURE 9-9:
TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD)
VDD
MCLR
Internal POR
TPWRT
PWRT Time-out
TOST
OST Time-out
Internal RESET
DS41190A-page 60
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
FIGURE 9-10:
EXTERNAL POWER-ON
RESET CIRCUIT (FOR
SLOW VDD POWER-UP)
FIGURE 9-12:
VDD
VDD
VDD
EXTERNAL BROWN-OUT
PROTECTION CIRCUIT 2
VDD
R1
Q1
D
MCLR
R
R2
R1
40k
PIC12F629/675
MCLR
PIC12F629/675
C
Note 1: This brown-out circuit is less expensive,
albeit less accurate. Transistor Q1 turns off
when VDD is below a certain level such that:
Note 1: External Power-on Reset circuit is required
only if VDD power-up slope is too slow. The
diode D helps discharge the capacitor
quickly when VDD powers down.
2: < 40 kΩ is recommended to make sure that
voltage drop across R does not violate the
device’s electrical specification.
3: R1 = 100Ω to 1 kΩ will limit any current
flowing into MCLR from external capacitor
C in the event of MCLR/VPP pin breakdown
due to Electrostatic Discharge (ESD) or
Electrical Overstress (EOS).
VDD x
R1
R1 + R2
= 0.7V
2: Internal Brown-out Reset should be
R1
disabled
using this=circuit.
0.7 V
Vddwhen
x
R1
3: Resistors should +beR2
adjusted for the
characteristics of the transistor.
FIGURE 9-13:
EXTERNAL BROWN-OUT
PROTECTION CIRCUIT 3
VDD
FIGURE 9-11:
EXTERNAL BROWN-OUT
PROTECTION CIRCUIT 1
VDD
VDD
RST
33k
Vss
PIC12F629/675
Note 1: This circuit will activate RESET when VDD
goes below (Vz + 0.7 V) where Vz = Zener
voltage.
2: Internal Brown-out Reset circuitry should
be disabled when using this circuit.
 2002 Microchip Technology Inc.
MCLR
PIC12F629/675
MCLR
40k
VDD
MCP809
VDD
10k
Bypass
Capacitor
This brown-out protection circuit employs Microchip
Technology’s MCP809 microcontroller supervisor. The
MCP8XX and MCP1XX families of supervisors provide
push-pull and open collector outputs with both "active
high and active low" RESET pins. There are 7 different
trip point selections to accommodate 5.0V and 3.0V
systems.
Preliminary
DS41190A-page 61
PIC12F629/675
9.4
Interrupts
Once in the Interrupt Service Routine, the source(s) of
the interrupt can be determined by polling the interrupt
flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid GP2/INT
recursive interrupts.
The PIC12F629/675 has 7 sources of interrupt:
•
•
•
•
•
•
•
External Interrupt GP2/INT
TMR0 Overflow Interrupt
GPIO Change Interrupts
Comparator Interrupt
A/D Interrupt (PIC12F675 only)
TMR1 Overflow Interrupt
EEPROM Data Write Interrupt
The Interrupt Control register (INTCON) and Peripheral
Interrupt register (PIR) record individual interrupt
requests in flag bits. It also has individual and global
interrupt enable bits.
A global interrupt enable bit, GIE (INTCON<7>) enables
(if set) all unmasked interrupts, or disables (if cleared) all
interrupts. Individual interrupts can be disabled through
their corresponding enable bits in INTCON register and
PIE register. GIE is cleared on RESET.
For external interrupt events, such as the INT pin, or
GP port change interrupt, the interrupt latency will be
three or four instruction cycles. The exact latency
depends upon when the interrupt event occurs (see
Figure 9-15). The latency is the same for one or twocycle instructions. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by
polling the interrupt flag bits. The interrupt flag bit(s)
must be cleared in software before re-enabling interrupts to avoid multiple interrupt requests.
Note 1: Individual interrupt flag bits are set,
regardless of the status of their
corresponding mask bit or the GIE bit.
The return from interrupt instruction, RETFIE, exits
interrupt routine, as well as sets the GIE bit, which reenables unmasked interrupts.
The following interrupt flags are contained in the
INTCON register:
2: When an instruction that clears the GIE
bit is executed, any interrupts that were
pending for execution in the next cycle
are ignored. The interrupts which were
ignored are still pending to be serviced
when the GIE bit is set again.
• INT pin interrupt
• GP port change interrupt
• TMR0 overflow interrupt.
The peripheral interrupt flags are contained in the special register PIR1. The corresponding interrupt enable
bit is contained in Special Register PIE1.
The following interrupt flags are contained in the PIR
register:
•
•
•
•
EEPROM data write interrupt
A/D interrupt
Comparator interrupt
Timer1 overflow interrupt
When an interrupt is serviced:
• The GIE is cleared to disable any further interrupt
• The return address is pushed onto the stack
• The PC is loaded with 0004h.
DS41190A-page 62
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
FIGURE 9-14:
INTERRUPT LOGIC
IOC-GP0
IOCB0
IOC-GP1
IOCB1
IOC-GP2
IOCB2
IOC-GP3
IOCB3
IOC-GP4
IOCB4
IOC-GP5
IOCB5
T0IF
T0IE
INTF
INTE
GPIF
GPIE
PEIF
PEIE
TMR1IF
TMR1IE
CMIF
CMIE
ADIF
ADIE
(1)
Wake-up (If in SLEEP mode)
Interrupt to CPU
GIE
EEIF
EEIE
Note 1: PIC12F675 only.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 63
PIC12F629/675
9.4.1
GP2/INT INTERRUPT
9.4.3
External interrupt on GP2/INT pin is edge-triggered;
either rising if INTEDG bit (OPTION<6>) is set, or falling, if INTEDG bit is clear. When a valid edge appears
on the GP2/INT pin, the INTF bit (INTCON<1>) is set.
This interrupt can be disabled by clearing the INTE
control bit (INTCON<4>). The INTF bit must be cleared
in software in the Interrupt Service Routine before reenabling this interrupt. The GP2/INT interrupt can
wake-up the processor from SLEEP if the INTE bit was
set prior to going into SLEEP. The status of the GIE bit
decides whether or not the processor branches to the
interrupt vector following wake-up. See Section 9.7 for
details on SLEEP and Figure 9-17 for timing of wakeup from SLEEP through GP2/INT interrupt.
GPIO INTERRUPT
An input change on GPIO change sets the GPIF
(INTCON<0>) bit. The interrupt can be enabled/
disabled by setting/clearing the GPIE (INTCON<3>)
bit. Plus individual pins can be configured through the
IOCB register.
Note:
If a change on the I/O pin should occur
when the read operation is being executed
(start of the Q2 cycle), then the GPIF interrupt flag may not get set.
9.4.4
COMPARATOR INTERRUPT
See Section 6.9 for description of comparator interrupt.
9.4.5
9.4.2
TMR0 INTERRUPT
After a conversion is complete, the ADIF flag (PIR<6>)
is set. The interrupt can be enabled/disabled by setting
or clearing ADIE (PIE<6>).
An overflow (FFh → 00h) in the TMR0 register will
set the T0IF (INTCON<2>) bit. The interrupt can
be enabled/disabled by setting/clearing T0IE
(INTCON<5>) bit. For operation of the Timer0 module,
see Section 4.0.
FIGURE 9-15:
A/D CONVERTER INTERRUPT
See Section 7.0 for operation of the A/D converter
interrupt.
INT PIN INTERRUPT TIMING
Q1
Q2
Q3
Q4
Q1
Q2
Q3
Q4
Q1
Q2
Q3
Q4
Q1
Q2
Q3
Q4
Q1
Q2
Q3
Q4
OSC1
CLKOUT 3
4
INT pin
1
1
INTF Flag
(INTCON<1>)
Interrupt Latency 2
5
GIE bit
(INTCON<7>)
INSTRUCTION FLOW
PC
PC
Instruction
Fetched
Inst (PC)
Instruction
Executed
Inst (PC-1)
PC+1
PC+1
Inst (PC+1)
Inst (PC)
—
Dummy Cycle
0004h
0005h
Inst (0004h)
Inst (0005h)
Dummy Cycle
Inst (0004h)
Note 1: INTF flag is sampled here (every Q1).
2: Asynchronous interrupt latency = 3-4 TCY. Synchronous latency = 3 TCY, where TCY = instruction cycle time. Latency
is the same whether Inst (PC) is a single cycle or a 2-cycle instruction.
3: CLKOUT is available only in RC Oscillator mode.
4: For minimum width of INT pulse, refer to AC specs.
5: INTF is enabled to be set any time during the Q4-Q1 cycles.
DS41190A-page 64
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
TABLE 9-8:
Address
SUMMARY OF INTERRUPT REGISTERS
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Value on all
other
RESETS
Bit 0
Value on
POR Reset
GPIF
0000 0000 0000 000u
0Bh, 8Bh INTCON
GIE
PEIE
T0IE
INTE
GPIE
T0IF
INTF
0Ch
PIR1
EEIF
ADIF
—
—
CMIF
—
—
TMR1IF 00-- 0--0 00-- 0--0
8Ch
PIE1
EEIE
ADIE
—
—
CMIE
—
—
TMR1IE 00-- 0--0 00-- 0--0
Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends upon condition.
Shaded cells are not used by the Interrupt module.
9.5
Context Saving During Interrupts
During an interrupt, only the return PC value is saved
on the stack. Typically, users may wish to save key registers during an interrupt, e.g., W register and STATUS
register. This must be implemented in software.
Example 9-2 stores and restores the STATUS and W
registers. The user register, W_TEMP, must be defined
in both banks and must be defined at the same offset
from the bank base address (i.e., W_TEMP is defined
at 0x20 in Bank 0 and it must also be defined at 0xA0
in Bank 1). The user register, STATUS_TEMP, must be
defined in Bank 0. The Example 9-2:
•
•
•
•
Stores the W register
Stores the STATUS register in Bank 0
Executes the ISR code
Restores the STATUS (and bank select bit
register)
• Restores the W register
EXAMPLE 9-2:
MOVWF
W_TEMP
SWAPF
BCF
STATUS,W
STATUS,RP0
;copy W to temp register,
could be in either bank
;swap status to be saved into W
;change to bank 0 regardless of
current bank
;save status to bank 0 register
MOVWF STATUS_TEMP
:
:(ISR)
:
SWAPF STATUS_TEMP,W;swap STATUS_TEMP register into
W, sets bank to original state
MOVWF STATUS
;move W into STATUS register
SWAPF W_TEMP,F
;swap W_TEMP
SWAPF W_TEMP,W
;swap W_TEMP into W
Watchdog Timer (WDT)
The Watchdog Timer is a free running, on-chip RC
oscillator, which requires no external components. This
RC oscillator is separate from the external RC oscillator
of the CLKIN pin. That means that the WDT will run,
even if the clock on the OSC1 and OSC2 pins of the
device has been stopped (for example, by execution of
a SLEEP instruction). During normal operation, a WDT
time-out generates a device RESET. If the device is in
SLEEP mode, a WDT time-out causes the device to
wake-up and continue with normal operation. The WDT
can be permanently disabled by programming the configuration bit WDTE as clear (Section 9.1).
9.6.1
SAVING THE STATUS AND
W REGISTERS IN RAM
 2002 Microchip Technology Inc.
9.6
WDT PERIOD
The WDT has a nominal time-out period of 18 ms, (with
no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see
DC specs). If longer time-out periods are desired, a
prescaler with a division ratio of up to 1:128 can be
assigned to the WDT under software control by writing
to the OPTION register. Thus, time-out periods up to
2.3 seconds can be realized.
The CLRWDT and SLEEP instructions clear the WDT
and the prescaler, if assigned to the WDT, and prevent
it from timing out and generating a device RESET.
The TO bit in the STATUS register will be cleared upon
a Watchdog Timer time-out.
9.6.2
WDT PROGRAMMING
CONSIDERATIONS
It should also be taken in account that under worst case
conditions (i.e., VDD = Min., Temperature = Max., Max.
WDT prescaler) it may take several seconds before a
WDT time-out occurs.
Preliminary
DS41190A-page 65
PIC12F629/675
FIGURE 9-16:
WATCHDOG TIMER BLOCK DIAGRAM
CLKOUT
(= FOSC/4)
Data Bus
0
8
1
SYNC 2
Cycles
1
T0CKI
pin
0
T0CS
T0SE
TMR0
0
Set Flag bit T0IF
on Overflow
8-bit
Prescaler
PSA
1
8
PSA
1
PS0 - PS2
WDT
Time-Out
Watchdog
Timer
0
PSA
WDTE
Note 1: T0SE, T0CS, PSA, PS0-PS2 are bits in the Option register.
TABLE 9-9:
Address
SUMMARY OF WATCHDOG TIMER REGISTERS
Name
Bit 7
Bit 6
81h
OPTION_REG GPPU INTEDG
2007h
Config. bits
CP
Value on all
other
RESETS
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on
POR Reset
T0CS
T0SE
PSA
PS2
PS1
PS0
1111 1111 1111 1111
F0SC2
F0SC1
F0SC0
uuuu uuuu uuuu uuuu
BODEN MCLRE PWRTE WDTE
Legend: u = Unchanged, shaded cells are not used by the Watchdog Timer.
DS41190A-page 66
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
9.7
Power-Down Mode (SLEEP)
The Power-down mode is entered by executing a
SLEEP instruction.
If the Watchdog Timer is enabled:
•
•
•
•
•
WDT will be cleared but keeps running
PD bit in the STATUS register is cleared
TO bit is set
Oscillator driver is turned off
I/O ports maintain the status they had before
SLEEP was executed (driving high, low, or
hi-impedance).
For lowest current consumption in this mode, all I/O
pins should be either at VDD, or VSS, with no external
circuitry drawing current from the I/O pin and the comparators and CVREF should be disabled. I/O pins that
are hi-impedance inputs should be pulled high or low
externally to avoid switching currents caused by floating inputs. The T0CKI input should also be at VDD or
VSS for lowest current consumption. The contribution
from on chip pull-ups on GPIO should be considered.
The first event will cause a device RESET. The two latter events are considered a continuation of program
execution. The TO and PD bits in the STATUS register
can be used to determine the cause of device RESET.
The PD bit, which is set on power-up, is cleared when
SLEEP is invoked. TO bit is cleared if WDT Wake-up
occurred.
When the SLEEP instruction is being executed, the
next instruction (PC + 1) is pre-fetched. For the device
to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up
is regardless of the state of the GIE bit. If the GIE bit is
clear (disabled), the device continues execution at the
instruction after the SLEEP instruction. If the GIE bit is
set (enabled), the device executes the instruction after
the SLEEP instruction, then branches to the interrupt
address (0004h). In cases where the execution of the
instruction following SLEEP is not desirable, the user
should have an NOP after the SLEEP instruction.
Note:
The MCLR pin must be at a logic high level (VIHMC).
Note:
It should be noted that a RESET generated
by a WDT time-out does not drive MCLR
pin low.
9.7.1
If the global interrupts are disabled (GIE is
cleared), but any interrupt source has both
its interrupt enable bit and the corresponding interrupt flag bits set, the device will
immediately wake-up from SLEEP. The
SLEEP instruction is completely executed.
The WDT is cleared when the device wakes up from
SLEEP, regardless of the source of wake-up.
WAKE-UP FROM SLEEP
The device can wake-up from SLEEP through one of
the following events:
1.
2.
3.
External RESET input on MCLR pin
Watchdog Timer Wake-up (if WDT was enabled)
Interrupt from GP2/INT pin, GPIO change, or a
peripheral interrupt.
FIGURE 9-17:
WAKE-UP FROM SLEEP THROUGH INTERRUPT
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
OSC1
TOST(2)
CLKOUT(4)
INT pin
INTF flag
(INTCON<1>)
Interrupt Latency
(Note 2)
GIE bit
(INTCON<7>)
Processor in
SLEEP
INSTRUCTION FLOW
PC
PC
Instruction
Fetched
Instruction
Executed
Note
1:
2:
3:
4:
Inst(PC) = SLEEP
Inst(PC - 1)
PC+1
PC+2
PC+2
Inst(PC + 1)
Inst(PC + 2)
SLEEP
Inst(PC + 1)
PC + 2
Dummy cycle
0004h
0005h
Inst(0004h)
Inst(0005h)
Dummy cycle
Inst(0004h)
XT, HS or LP Oscillator mode assumed.
TOST = 1024TOSC (drawing not to scale). Approximately 1 µs delay will be there for RC osc mode.
GIE = ’1’ assumed. In this case after wake- up, the processor jumps to the interrupt routine. If GIE = ’0’, execution will continue in-line.
CLKOUT is not available in XT, HS, LP or EC osc modes, but shown here for timing reference.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 67
PIC12F629/675
9.8
Code Protection
If the code protection bit(s) have not been
programmed, the on-chip program memory can be
read out for verification purposes.
Note:
9.9
The entire data EEPROM and FLASH program memory will be erased when the
code protection is turned off. The INTRC
calibration data is also erased. See
PIC12F629/675 Programming Specification for more information.
After RESET, to place the device into Programming/
Verify mode, the program counter (PC) is at location
00h. A 6-bit command is then supplied to the device.
Depending on the command, 14-bits of program data
are then supplied to or from the device, depending on
whether the command was a load or a read. For complete details of serial programming, please refer to the
Programming Specifications.
A typical In-Circuit Serial Programming connection is
shown in Figure 9-18.
FIGURE 9-18:
ID Locations
Four memory locations (2000h-2003h) are designated
as ID locations where the user can store checksum or
other code identification numbers. These locations are
not accessible during normal execution but are
readable and writable during program/verify. Only the
Least Significant 4 bits of the ID locations are used.
9.10
In-Circuit Serial Programming
The PIC12F629/675 microcontrollers can be serially
programmed while in the end application circuit. This is
simply done with two lines for clock and data, and three
other lines for:
External
Connector
Signals
TYPICAL IN-CIRCUIT
SERIAL PROGRAMMING
CONNECTION
To Normal
Connections
PIC12F629/675
+5V
VDD
0V
VSS
VPP
GP3/MCLR/VPP
CLK
GP0
Data I/O
GP1
• power
• ground
• programming voltage
VDD
This allows customers to manufacture boards with
unprogrammed devices, and then program the microcontroller just before shipping the product. This also
allows the most recent firmware or a custom firmware
to be programmed.
To Normal
Connections
The device is placed into a Program/Verify mode by
holding the GP0 and GP1 pins low, while raising the
MCLR (VPP) pin from VIL to VIHH (see Programming
Specification). GP0 becomes the programming clock
and GP1 becomes the programming data. Both GP0
and GP1 are Schmitt Trigger inputs in this mode.
DS41190A-page 68
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
10.0
INSTRUCTION SET SUMMARY
The PIC12F629/675 instruction set is highly orthogonal
and is comprised of three basic categories:
• Byte-oriented operations
• Bit-oriented operations
For example, a CLRF GPIO instruction will read GPIO,
clear all the data bits, then write the result back to
GPIO. This example would have the unintended result
that the condition that sets the GPIF flag would be
cleared.
TABLE 10-1:
• Literal and control operations
Each PIC12 instruction is a 14-bit word divided into an
opcode, which specifies the instruction type, and one
or more operands, which further specify the operation
of the instruction. The formats for each of the categories is presented in Figure 10-1, while the various
opcode fields are summarized in Table 10-1.
Table 10-2 lists the instructions recognized by the
MPASMTM assembler. A complete description of each
instruction is also available in the PICmicro™ MidRange Reference Manual (DS33023).
For byte-oriented instructions, ‘f’ represents a file register designator and ‘d’ represents a destination designator. The file register designator specifies which file
register is to be used by the instruction.
The destination designator specifies where the result of
the operation is to be placed. If ‘d’ is zero, the result is
placed in the W register. If ‘d’ is one, the result is placed
in the file register specified in the instruction.
For bit-oriented instructions, ‘b’ represents a bit field
designator, which selects the bit affected by the operation, while ‘f’ represents the address of the file in which
the bit is located.
Field
Register file address (0x00 to 0x7F)
W
Working register (accumulator)
b
Bit address within an 8-bit file register
k
Literal field, constant data or label
x
Don't care location (= 0 or 1).
The assembler will generate code with x = 0.
It is the recommended form of use for
compatibility with all Microchip software tools.
d
Destination select; d = 0: store result in W,
d = 1: store result in file register f.
Default is d = 1.
PC
Program Counter
TO
Time-out bit
PD
Power-down bit
FIGURE 10-1:
One instruction cycle consists of four oscillator periods;
for an oscillator frequency of 4 MHz, this gives a normal
instruction execution time of 1 µs. All instructions are
executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed
as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second
cycle executed as a NOP.
To maintain upward compatibility with
future products, do not use the OPTION
and TRIS instructions.
All instruction examples use the format ‘0xhh’ to represent a hexadecimal number, where ‘h’ signifies a
hexadecimal digit.
10.1
GENERAL FORMAT FOR
INSTRUCTIONS
Byte-oriented file register operations
13
8 7 6
OPCODE
d
f (FILE #)
0
d = 0 for destination W
d = 1 for destination f
f = 7-bit file register address
Bit-oriented file register operations
13
10 9
7 6
OPCODE
b (BIT #)
f (FILE #)
0
b = 3-bit bit address
f = 7-bit file register address
Literal and control operations
General
13
8
7
OPCODE
0
k (literal)
k = 8-bit immediate value
READ-MODIFY-WRITE
OPERATIONS
CALL and GOTO instructions only
Any instruction that specifies a file register as part of
the instruction performs a Read-Modify-Write (R-M-W)
operation. The register is read, the data is modified,
and the result is stored according to either the instruction, or the destination designator ‘d’. A read operation
is performed on a register even if the instruction writes
to that register.
 2002 Microchip Technology Inc.
Description
f
For literal and control operations, ‘k’ represents an
8-bit or 11-bit constant, or literal value
Note:
OPCODE FIELD
DESCRIPTIONS
Preliminary
13
11
OPCODE
10
0
k (literal)
k = 11-bit immediate value
DS41190A-page 69
PIC12F629/675
TABLE 10-2:
PIC12F629/675 INSTRUCTION SET
Mnemonic,
Operands
14-Bit Opcode
Description
Cycles
MSb
LSb
Status
Affected
Notes
BYTE-ORIENTED FILE REGISTER OPERATIONS
ADDWF
ANDWF
CLRF
CLRW
COMF
DECF
DECFSZ
INCF
INCFSZ
IORWF
MOVF
MOVWF
NOP
RLF
RRF
SUBWF
SWAPF
XORWF
f, d
f, d
f
f, d
f, d
f, d
f, d
f, d
f, d
f, d
f
f, d
f, d
f, d
f, d
f, d
Add W and f
AND W with f
Clear f
Clear W
Complement f
Decrement f
Decrement f, Skip if 0
Increment f
Increment f, Skip if 0
Inclusive OR W with f
Move f
Move W to f
No Operation
Rotate Left f through Carry
Rotate Right f through Carry
Subtract W from f
Swap nibbles in f
Exclusive OR W with f
1
1
1
1
1
1
1(2)
1
1(2)
1
1
1
1
1
1
1
1
1
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
0111
0101
0001
0001
1001
0011
1011
1010
1111
0100
1000
0000
0000
1101
1100
0010
1110
0110
dfff
dfff
lfff
0xxx
dfff
dfff
dfff
dfff
dfff
dfff
dfff
lfff
0xx0
dfff
dfff
dfff
dfff
dfff
ffff
ffff
ffff
xxxx
ffff
ffff
ffff
ffff
ffff
ffff
ffff
ffff
0000
ffff
ffff
ffff
ffff
ffff
00bb
01bb
10bb
11bb
bfff
bfff
bfff
bfff
ffff
ffff
ffff
ffff
111x
1001
0kkk
0000
1kkk
1000
00xx
0000
01xx
0000
0000
110x
1010
kkkk
kkkk
kkkk
0110
kkkk
kkkk
kkkk
0000
kkkk
0000
0110
kkkk
kkkk
kkkk
kkkk
kkkk
0100
kkkk
kkkk
kkkk
1001
kkkk
1000
0011
kkkk
kkkk
C,DC,Z
Z
Z
Z
Z
Z
Z
Z
Z
C
C
C,DC,Z
Z
1,2
1,2
2
1,2
1,2
1,2,3
1,2
1,2,3
1,2
1,2
1,2
1,2
1,2
1,2
1,2
BIT-ORIENTED FILE REGISTER OPERATIONS
BCF
BSF
BTFSC
BTFSS
f, b
f, b
f, b
f, b
Bit Clear f
Bit Set f
Bit Test f, Skip if Clear
Bit Test f, Skip if Set
1
1
1 (2)
1 (2)
01
01
01
01
1,2
1,2
3
3
LITERAL AND CONTROL OPERATIONS
ADDLW
ANDLW
CALL
CLRWDT
GOTO
IORLW
MOVLW
RETFIE
RETLW
RETURN
SLEEP
SUBLW
XORLW
k
k
k
k
k
k
k
k
k
Add literal and W
AND literal with W
Call subroutine
Clear Watchdog Timer
Go to address
Inclusive OR literal with W
Move literal to W
Return from interrupt
Return with literal in W
Return from Subroutine
Go into Standby mode
Subtract W from literal
Exclusive OR literal with W
1
1
2
1
2
1
1
2
2
2
1
1
1
11
11
10
00
10
11
11
00
11
00
00
11
11
C,DC,Z
Z
TO,PD
Z
TO,PD
C,DC,Z
Z
Note 1: When an I/O register is modified as a function of itself (e.g., MOVF GPIO, 1), the value used will be that value present
on the pins themselves. For example, if the data latch is ’1’ for a pin configured as input and is driven low by an external
device, the data will be written back with a ’0’.
2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if
assigned to the Timer0 module.
3: If Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is
executed as a NOP.
Note:
Additional information on the mid-range instruction set is available in the PICmicro™ Mid-Range MCU
Family Reference Manual (DS33023).
DS41190A-page 70
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
10.2
Instruction Descriptions
ADDLW
Add Literal and W
BCF
Bit Clear f
Syntax:
[label] ADDLW
Syntax:
[label] BCF
Operands:
0 ≤ k ≤ 255
Operands:
Operation:
(W) + k → (W)
0 ≤ f ≤ 127
0≤b≤7
Status Affected:
C, DC, Z
Operation:
0 → (f<b>)
Description:
The contents of the W register
are added to the eight-bit literal ’k’
and the result is placed in the W
register.
Status Affected:
None
Description:
Bit 'b' in register 'f' is cleared.
ADDWF
Add W and f
BSF
Bit Set f
Syntax:
[label] ADDWF
Syntax:
[label] BSF
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
0 ≤ f ≤ 127
0≤b≤7
Operation:
(W) + (f) → (destination)
Operation:
1 → (f<b>)
Status Affected:
C, DC, Z
Status Affected:
None
Description:
Add the contents of the W register
with register ’f’. If ’d’ is 0, the result
is stored in the W register. If ’d’ is
1, the result is stored back in
register ’f’.
Description:
Bit 'b' in register 'f' is set.
ANDLW
AND Literal with W
BTFSS
Bit Test f, Skip if Set
Syntax:
[label] ANDLW
Syntax:
[label] BTFSS f,b
Operands:
0 ≤ k ≤ 255
Operands:
Operation:
(W) .AND. (k) → (W)
0 ≤ f ≤ 127
0≤b<7
Status Affected:
Z
Operation:
skip if (f<b>) = 1
Description:
The contents of W register are
AND’ed with the eight-bit literal
'k'. The result is placed in the W
register.
Status Affected:
None
Description:
If bit 'b' in register 'f' is '0', the next
instruction is executed.
If bit 'b' is '1', then the next instruction is discarded and a NOP is
executed instead, making this a
2TCY instruction.
BTFSC
Bit Test, Skip if Clear
Syntax:
[label] BTFSC f,b
k
f,d
k
f,b
f,b
ANDWF
AND W with f
Syntax:
[label] ANDWF
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
0 ≤ f ≤ 127
0≤b≤7
Operation:
(W) .AND. (f) → (destination)
Operation:
skip if (f<b>) = 0
Status Affected:
Z
Status Affected:
None
Description:
AND the W register with register
'f'. If 'd' is 0, the result is stored in
the W register. If 'd' is 1, the result
is stored back in register 'f'.
Description:
If bit 'b' in register 'f' is '1', the next
instruction is executed.
If bit 'b', in register 'f', is '0', the
next instruction is discarded, and
a NOP is executed instead, making
this a 2TCY instruction.
 2002 Microchip Technology Inc.
f,d
Preliminary
DS41190A-page 71
PIC12F629/675
CALL
Call Subroutine
CLRWDT
Clear Watchdog Timer
Syntax:
[ label ] CALL k
Syntax:
[ label ] CLRWDT
Operands:
0 ≤ k ≤ 2047
Operands:
None
Operation:
(PC)+ 1→ TOS,
k → PC<10:0>,
(PCLATH<4:3>) → PC<12:11>
Operation:
Status Affected:
None
00h → WDT
0 → WDT prescaler,
1 → TO
1 → PD
Description:
Call Subroutine. First, return
address (PC+1) is pushed onto
the stack. The eleven-bit immediate address is loaded into PC bits
<10:0>. The upper bits of the PC
are loaded from PCLATH. CALL is
a two-cycle instruction.
Status Affected:
TO, PD
Description:
CLRWDT instruction resets the
Watchdog Timer. It also resets
the prescaler of the WDT. Status
bits TO and PD are set.
Clear f
COMF
Complement f
CLRF
Syntax:
[label] CLRF
Syntax:
[ label ] COMF
Operands:
0 ≤ f ≤ 127
Operands:
Operation:
00h → (f)
1→Z
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
(f) → (destination)
Status Affected:
Z
Status Affected:
Z
Description:
The contents of register ’f’ are
cleared and the Z bit is set.
Description:
The contents of register ’f’ are
complemented. If ’d’ is 0, the
result is stored in W. If ’d’ is 1, the
result is stored back in register ’f’.
CLRW
Clear W
DECF
Decrement f
Syntax:
[ label ] CLRW
Syntax:
[label] DECF f,d
Operands:
None
Operands:
Operation:
00h → (W)
1→Z
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
(f) - 1 → (destination)
Status Affected:
Z
Status Affected:
Z
Description:
W register is cleared. Zero bit (Z)
is set.
Description:
Decrement register ’f’. If ’d’ is 0,
the result is stored in the W
register. If ’d’ is 1, the result is
stored back in register ’f’.
DS41190A-page 72
f
Preliminary
f,d
 2002 Microchip Technology Inc.
PIC12F629/675
DECFSZ
Decrement f, Skip if 0
INCFSZ
Increment f, Skip if 0
Syntax:
[ label ] DECFSZ f,d
Syntax:
[ label ]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
(f) - 1 → (destination);
skip if result = 0
Operation:
(f) + 1 → (destination),
skip if result = 0
Status Affected:
None
Status Affected:
None
Description:
The contents of register ’f’ are
decremented. If ’d’ is 0, the result
is placed in the W register. If ’d’ is
1, the result is placed back in
register ’f’.
If the result is 1, the next instruction is executed. If the result is 0,
then a NOP is executed instead,
making it a 2TCY instruction.
Description:
The contents of register ’f’ are
incremented. If ’d’ is 0, the result is
placed in the W register. If ’d’ is 1,
the result is placed back in
register ’f’.
If the result is 1, the next instruction is executed. If the result is 0,
a NOP is executed instead, making
it a 2TCY instruction.
GOTO
Unconditional Branch
IORLW
Inclusive OR Literal with W
Syntax:
[ label ]
Syntax:
[ label ]
Operands:
0 ≤ k ≤ 2047
Operands:
0 ≤ k ≤ 255
Operation:
k → PC<10:0>
PCLATH<4:3> → PC<12:11>
Operation:
(W) .OR. k → (W)
Status Affected:
Z
Status Affected:
None
Description:
Description:
GOTO is an unconditional branch.
The eleven-bit immediate value is
loaded into PC bits <10:0>. The
upper bits of PC are loaded from
PCLATH<4:3>. GOTO is a twocycle instruction.
The contents of the W register are
OR’ed with the eight-bit literal 'k'.
The result is placed in the W
register.
INCF
Increment f
IORWF
Inclusive OR W with f
Syntax:
[ label ]
Syntax:
[ label ]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
(f) + 1 → (destination)
Operation:
(W) .OR. (f) → (destination)
Status Affected:
Z
Status Affected:
Z
Description:
The contents of register ’f’ are
incremented. If ’d’ is 0, the result
is placed in the W register. If ’d’ is
1, the result is placed back in
register ’f’.
Description:
Inclusive OR the W register with
register 'f'. If 'd' is 0, the result is
placed in the W register. If 'd' is 1,
the result is placed back in
register 'f'.
GOTO k
INCF f,d
 2002 Microchip Technology Inc.
Preliminary
INCFSZ f,d
IORLW k
IORWF
f,d
DS41190A-page 73
PIC12F629/675
MOVF
Move f
Syntax:
[ label ]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
No operation
Operation:
(f) → (destination)
Status Affected:
None
Status Affected:
Z
Description:
No operation.
Description:
The contents of register f are
moved to a destination dependant
upon the status of d. If d = 0,
destination is W register. If d = 1,
the destination is file register f itself.
d = 1 is useful to test a file register,
since status flag Z is affected.
MOVLW
Move Literal to W
RETFIE
Return from Interrupt
Syntax:
[ label ]
Syntax:
[ label ]
Operands:
0 ≤ k ≤ 255
Operands:
None
Operation:
k → (W)
Operation:
TOS → PC,
1 → GIE
MOVF f,d
MOVLW k
NOP
No Operation
Syntax:
[ label ]
Operands:
None
NOP
RETFIE
Status Affected:
None
Description:
The eight-bit literal ’k’ is loaded
into W register. The don’t cares
will assemble as 0’s.
Status Affected:
None
MOVWF
Move W to f
RETLW
Return with Literal in W
Syntax:
[ label ]
Syntax:
[ label ]
Operands:
0 ≤ f ≤ 127
Operands:
0 ≤ k ≤ 255
Operation:
(W) → (f)
Operation:
Status Affected:
None
k → (W);
TOS → PC
Description:
Move data from W register to
register 'f'.
Status Affected:
None
Description:
The W register is loaded with the
eight-bit literal 'k'. The program
counter is loaded from the top of
the stack (the return address).
This is a two-cycle instruction.
DS41190A-page 74
MOVWF
f
Preliminary
RETLW k
 2002 Microchip Technology Inc.
PIC12F629/675
RLF
Rotate Left f through Carry
SLEEP
Syntax:
[ label ] RLF
Syntax:
[ label ] SLEEP
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
None
Operation:
Operation:
See description below
Status Affected:
C
Description:
The contents of register ’f’ are rotated
one bit to the left through the Carry
Flag. If ’d’ is 0, the result is placed in
the W register. If ’d’ is 1, the result is
stored back in register ’f’.
00h → WDT,
0 → WDT prescaler,
1 → TO,
0 → PD
Status Affected:
TO, PD
Description:
The power-down status bit, PD is
cleared. Time-out status bit, TO
is set. Watchdog Timer and its
prescaler are cleared.
The processor is put into SLEEP
mode with the oscillator stopped.
C
f,d
Register f
RETURN
Return from Subroutine
SUBLW
Subtract W from Literal
Syntax:
[ label ]
Syntax:
[ label ] SUBLW k
Operands:
None
Operands:
0 ≤ k ≤ 255
Operation:
TOS → PC
Operation:
k - (W) → (W)
Status Affected:
None
Status Affected: C, DC, Z
Description:
Return from subroutine. The stack
is POPed and the top of the stack
(TOS) is loaded into the program
counter. This is a two-cycle
instruction.
Description:
The W register is subtracted (2’s
complement method) from the
eight-bit literal 'k'. The result is
placed in the W register.
RRF
Rotate Right f through Carry
SUBWF
Subtract W from f
Syntax:
[ label ]
Syntax:
[ label ] SUBWF f,d
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
See description below
Operation:
(f) - (W) → (destination)
Status Affected:
C
The contents of register ’f’ are
rotated one bit to the right through
the Carry Flag. If ’d’ is 0, the result
is placed in the W register. If ’d’ is
1, the result is placed back in
register ’f’.
Status
Affected:
C, DC, Z
Description:
Description:
Subtract (2’s complement method)
W register from register 'f'. If 'd' is 0,
the result is stored in the W
register. If 'd' is 1, the result is
stored back in register 'f'.
RETURN
RRF f,d
C
 2002 Microchip Technology Inc.
Register f
Preliminary
DS41190A-page 75
PIC12F629/675
SWAPF
Swap Nibbles in f
XORWF
Exclusive OR W with f
Syntax:
[ label ] SWAPF f,d
Syntax:
[label]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operands:
0 ≤ f ≤ 127
d ∈ [0,1]
Operation:
(f<3:0>) → (destination<7:4>),
(f<7:4>) → (destination<3:0>)
Operation:
(W) .XOR. (f) → (destination)
Status Affected:
Z
Status Affected:
None
Description:
Description:
The upper and lower nibbles of
register ’f’ are exchanged. If ’d’ is
0, the result is placed in the W
register. If ’d’ is 1, the result is
placed in register ’f’.
Exclusive OR the contents of the
W register with register 'f'. If 'd' is
0, the result is stored in the W
register. If 'd' is 1, the result is
stored back in register 'f'.
XORLW
Exclusive OR Literal with W
Syntax:
[label]
f,d
XORLW k
Operands:
0 ≤ k ≤ 255
Operation:
(W) .XOR. k → (W)
Status Affected:
Z
Description:
The contents of the W register
are XOR’ed with the eight-bit
literal 'k'. The result is placed in
the W register.
DS41190A-page 76
XORWF
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
11.0
DEVELOPMENT SUPPORT
The MPLAB IDE allows you to:
The PICmicro® microcontrollers are supported with a
full range of hardware and software development tools:
• Integrated Development Environment
- MPLAB® IDE Software
• Assemblers/Compilers/Linkers
- MPASMTM Assembler
- MPLAB C17 and MPLAB C18 C Compilers
- MPLINKTM Object Linker/
MPLIBTM Object Librarian
• Simulators
- MPLAB SIM Software Simulator
• Emulators
- MPLAB ICE 2000 In-Circuit Emulator
- ICEPIC™ In-Circuit Emulator
• In-Circuit Debugger
- MPLAB ICD
• Device Programmers
- PRO MATE® II Universal Device Programmer
- PICSTART® Plus Entry-Level Development
Programmer
• Low Cost Demonstration Boards
- PICDEMTM 1 Demonstration Board
- PICDEM 2 Demonstration Board
- PICDEM 3 Demonstration Board
- PICDEM 17 Demonstration Board
- KEELOQ® Demonstration Board
11.1
The ability to use MPLAB IDE with multiple debugging
tools allows users to easily switch from the costeffective simulator to a full-featured emulator with
minimal retraining.
11.2
The MPASM assembler has a command line interface
and a Windows shell. It can be used as a stand-alone
application on a Windows 3.x or greater system, or it
can be used through MPLAB IDE. The MPASM assembler generates relocatable object files for the MPLINK
object linker, Intel® standard HEX files, MAP files to
detail memory usage and symbol reference, an absolute LST file that contains source lines and generated
machine code, and a COD file for debugging.
The MPASM assembler features include:
The MPLAB IDE software brings an ease of software
development previously unseen in the 8-bit microcontroller market. The MPLAB IDE is a Windows®-based
application that contains:
 2002 Microchip Technology Inc.
MPASM Assembler
The MPASM assembler is a full-featured universal
macro assembler for all PICmicro MCU’s.
MPLAB Integrated Development
Environment Software
• An interface to debugging tools
- simulator
- programmer (sold separately)
- emulator (sold separately)
- in-circuit debugger (sold separately)
• A full-featured editor
• A project manager
• Customizable toolbar and key mapping
• A status bar
• On-line help
• Edit your source files (either assembly or ‘C’)
• One touch assemble (or compile) and download
to PICmicro emulator and simulator tools (automatically updates all project information)
• Debug using:
- source files
- absolute listing file
- machine code
• Integration into MPLAB IDE projects.
• User-defined macros to streamline assembly
code.
• Conditional assembly for multi-purpose source
files.
• Directives that allow complete control over the
assembly process.
11.3
MPLAB C17 and MPLAB C18
C Compilers
The MPLAB C17 and MPLAB C18 Code Development
Systems are complete ANSI ‘C’ compilers for
Microchip’s PIC17CXXX and PIC18CXXX family of
microcontrollers, respectively. These compilers provide
powerful integration capabilities and ease of use not
found with other compilers.
For easier source level debugging, the compilers provide symbol information that is compatible with the
MPLAB IDE memory display.
Preliminary
DS41190A-page 77
PIC12F629/675
11.4
MPLINK Object Linker/
MPLIB Object Librarian
11.6
The MPLINK object linker combines relocatable
objects created by the MPASM assembler and the
MPLAB C17 and MPLAB C18 C compilers. It can also
link relocatable objects from pre-compiled libraries,
using directives from a linker script.
The MPLIB object librarian is a librarian for precompiled code to be used with the MPLINK object
linker. When a routine from a library is called from
another source file, only the modules that contain that
routine will be linked in with the application. This allows
large libraries to be used efficiently in many different
applications. The MPLIB object librarian manages the
creation and modification of library files.
The MPLINK object linker features include:
• Integration with MPASM assembler and MPLAB
C17 and MPLAB C18 C compilers.
• Allows all memory areas to be defined as sections
to provide link-time flexibility.
The MPLIB object librarian features include:
• Easier linking because single libraries can be
included instead of many smaller files.
• Helps keep code maintainable by grouping
related modules together.
• Allows libraries to be created and modules to be
added, listed, replaced, deleted or extracted.
11.5
The MPLAB ICE universal in-circuit emulator is intended
to provide the product development engineer with a
complete microcontroller design tool set for PICmicro
microcontrollers (MCUs). Software control of the
MPLAB ICE in-circuit emulator is provided by the
MPLAB Integrated Development Environment (IDE),
which allows editing, building, downloading and source
debugging from a single environment.
The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring
features. Interchangeable processor modules allow the
system to be easily reconfigured for emulation of different processors. The universal architecture of the
MPLAB ICE in-circuit emulator allows expansion to
support new PICmicro microcontrollers.
The MPLAB ICE in-circuit emulator system has been
designed as a real-time emulation system, with
advanced features that are generally found on more
expensive development tools. The PC platform and
Microsoft® Windows environment were chosen to best
make these features available to you, the end user.
11.7
MPLAB SIM Software Simulator
The MPLAB SIM software simulator allows code development in a PC-hosted environment by simulating the
PICmicro series microcontrollers on an instruction
level. On any given instruction, the data areas can be
examined or modified and stimuli can be applied from
a file, or user-defined key press, to any of the pins. The
execution can be performed in single step, execute
until break, or trace mode.
MPLAB ICE High Performance
Universal In-Circuit Emulator with
MPLAB IDE
ICEPIC In-Circuit Emulator
The ICEPIC low cost, in-circuit emulator is a solution
for the Microchip Technology PIC16C5X, PIC16C6X,
PIC16C7X and PIC16CXXX families of 8-bit OneTime-Programmable (OTP) microcontrollers. The modular system can support different subsets of PIC16C5X
or PIC16CXXX products through the use of interchangeable personality modules, or daughter boards.
The emulator is capable of emulating without target
application circuitry being present.
The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and the MPLAB C18 C compilers and the MPASM assembler. The software simulator
offers the flexibility to develop and debug code outside of
the laboratory environment, making it an excellent multiproject software development tool.
DS41190A-page 78
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
11.8
MPLAB ICD In-Circuit Debugger
Microchip’s In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is
based on the FLASH PICmicro MCUs and can be used
to develop for this and other PICmicro microcontrollers.
The MPLAB ICD utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along
with Microchip’s In-Circuit Serial ProgrammingTM protocol, offers cost-effective in-circuit FLASH debugging
from the graphical user interface of the MPLAB
Integrated Development Environment. This enables a
designer to develop and debug source code by watching variables, single-stepping and setting break points.
Running at full speed enables testing hardware in realtime.
11.9
PRO MATE II Universal Device
Programmer
The PRO MATE II universal device programmer is a
full-featured programmer, capable of operating in
stand-alone mode, as well as PC-hosted mode. The
PRO MATE II device programmer is CE compliant.
The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify
programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions
and error messages, keys to enter commands and a
modular detachable socket assembly to support various
package types. In stand-alone mode, the PRO MATE II
device programmer can read, verify, or program
PICmicro devices. It can also set code protection in this
mode.
11.10 PICSTART Plus Entry Level
Development Programmer
The PICSTART Plus development programmer is an
easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB
Integrated Development Environment software makes
using the programmer simple and efficient.
The PICSTART Plus development programmer supports all PICmicro devices with up to 40 pins. Larger pin
count devices, such as the PIC16C92X and
PIC17C76X, may be supported with an adapter socket.
The PICSTART Plus development programmer is CE
compliant.
 2002 Microchip Technology Inc.
11.11 PICDEM 1 Low Cost PICmicro
Demonstration Board
The PICDEM 1 demonstration board is a simple board
which demonstrates the capabilities of several of
Microchip’s microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A),
PIC16C61, PIC16C62X, PIC16C71, PIC16C8X,
PIC17C42, PIC17C43 and PIC17C44. All necessary
hardware and software is included to run basic demo
programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration
board on a PRO MATE II device programmer, or a
PICSTART Plus development programmer, and easily
test firmware. The user can also connect the
PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the
user to build some additional hardware and connect it
to the microcontroller socket(s). Some of the features
include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight
LEDs connected to PORTB.
11.12 PICDEM 2 Low Cost PIC16CXX
Demonstration Board
The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62,
PIC16C64, PIC16C65, PIC16C73 and PIC16C74
microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample
microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer,
or a PICSTART Plus development programmer, and
easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration
board to test firmware. A prototype area has been provided to the user for adding additional hardware and
connecting it to the microcontroller socket(s). Some of
the features include a RS-232 interface, push button
switches, a potentiometer for simulated analog input, a
serial EEPROM to demonstrate usage of the I2CTM bus
and separate headers for connection to an LCD
module and a keypad.
Preliminary
DS41190A-page 79
PIC12F629/675
11.13 PICDEM 3 Low Cost PIC16CXXX
Demonstration Board
The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and
PIC16C924 in the PLCC package. It will also support
future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is
included to run the basic demonstration programs. The
user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a
PRO MATE II device programmer, or a PICSTART Plus
development programmer with an adapter socket, and
easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration
board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it
to the microcontroller socket(s). Some of the features
include a RS-232 interface, push button switches, a
potentiometer for simulated analog input, a thermistor
and separate headers for connection to an external
LCD module and a keypad. Also provided on the
PICDEM 3 demonstration board is a LCD panel, with 4
commons and 12 segments, that is capable of displaying time, temperature and day of the week. The
PICDEM 3 demonstration board provides an additional
RS-232 interface and Windows software for showing
the demultiplexor LCD signals on a PC. A simple serial
interface allows the user to construct a hardware
demultiplexer for the LCD signals.
DS41190A-page 80
11.14 PICDEM 17 Demonstration Board
The PICDEM 17 demonstration board is an evaluation
board that demonstrates the capabilities of several
Microchip microcontrollers, including PIC17C752,
PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs,
which are supplied on a 3.5-inch disk. A programmed
sample is included and the user may erase it and
program it with the other sample programs using the
PRO MATE II device programmer, or the PICSTART
Plus development programmer, and easily debug and
test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to
and executing out of external FLASH memory on board.
The PICDEM 17 demonstration board is also usable
with the MPLAB ICE in-circuit emulator, or the
PICMASTER emulator and all of the sample programs
can be run and modified using either emulator. Additionally, a generous prototype area is available for user
hardware.
11.15 KEELOQ Evaluation and
Programming Tools
KEELOQ evaluation and programming tools support
Microchip’s HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing
codes, a decoder to decode transmissions and a programming interface to program test transmitters.
Preliminary
 2002 Microchip Technology Inc.
Software Tools
Programmers Debugger Emulators
9 9 9
9
9
9
PIC17C7XX
9 9
9 9
9
9
PIC17C4X
9 9
9 9
9
9
PIC16C9XX
9
9 9
9
9
PIC16F8XX
9
9 9
9
9
PIC16C8X
9
9 9
9
9
9
PIC16C7XX
9
9 9
9
9
9
PIC16C7X
9
9 9
9
9
9
PIC16F62X
9
9 9
PIC16CXXX
9
9 9
9
PIC16C6X
9
9 9
9
PIC16C5X
9
9 9
9
PIC14000
9
9 9
PIC12CXXX
9
9 9
 2002 Microchip Technology Inc.
9
9
9
9
9
9
9
9
9
9
9
9
Preliminary
MCRFXXX
9 9
9
9
9
9
9
9
9
MCP2510
9
* Contact the Microchip Technology Inc. web site at www.microchip.com for information on how to use the MPLAB® ICD In-Circuit Debugger (DV164001) with PIC16C62, 63, 64, 65, 72, 73, 74, 76, 77.
** Contact Microchip Technology Inc. for availability date.
† Development tool is available on select devices.
MCP2510 CAN Developer’s Kit
9
13.56 MHz Anticollision
microIDTM Developer’s Kit
9 9
125 kHz Anticollision microIDTM
Developer’s Kit
125 kHz microIDTM
Developer’s Kit
microIDTM Programmer’s Kit
KEELOQ® Transponder Kit
KEELOQ® Evaluation Kit
9
9
PICDEMTM 17 Demonstration
Board
9
9
PICDEMTM 14A Demonstration
Board
9
9
PICDEMTM 3 Demonstration
Board
9
†
9
†
24CXX/
25CXX/
93CXX
9
PICDEMTM 2 Demonstration
Board
9
†
HCSXXX
9
PICDEMTM 1 Demonstration
Board
9
**
9
PRO MATE® II
Universal Device Programmer
**
PIC18FXXX
9
PICSTART® Plus Entry Level
Development Programmer
*
PIC18CXX2
9
*
9
9 9 9
MPLAB® ICD In-Circuit
Debugger
9
**
9
9
ICEPICTM In-Circuit Emulator
MPLAB® ICE In-Circuit Emulator
MPASMTM Assembler/
MPLINKTM Object Linker
MPLAB® C18 C Compiler
MPLAB® C17 C Compiler
TABLE 11-1:
Demo Boards and Eval Kits
MPLAB® Integrated
Development Environment
PIC12F629/675
DEVELOPMENT TOOLS FROM MICROCHIP
DS41190A-page 81
PIC12F629/675
NOTES:
DS41190A-page 82
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
12.0
ELECTRICAL SPECIFICATIONS
Absolute Maximum Ratings†
Ambient temperature under bias........................................................................................................... -40 to +125°C
Storage temperature ........................................................................................................................ -65°C to +150°C
Voltage on VDD with respect to VSS ..................................................................................................... -0.3 to +6.5V
Voltage on MCLR with respect to Vss ..................................................................................................-0.3 to +13.5V
Voltage on all other pins with respect to VSS ........................................................................... -0.3V to (VDD + 0.3V)
Total power dissipation(1) ............................................................................................................................... 800 mW
Maximum current out of VSS pin ..................................................................................................................... 300 mA
Maximum current into VDD pin ........................................................................................................................ 250 mA
Input clamp current, IIK (VI < 0 or VI > VDD)...............................................................................................................± 20 mA
Output clamp current, IOK (Vo < 0 or Vo >VDD).........................................................................................................± 20 mA
Maximum output current sunk by any I/O pin.................................................................................................... 25 mA
Maximum output current sourced by any I/O pin .............................................................................................. 25 mA
Maximum current sunk by all GPIO ................................................................................................................ 125 mA
Maximum current sourced all GPIO ................................................................................................................ 125 mA
Note 1: Power dissipation is calculated as follows: PDIS = VDD x {IDD - ∑ IOH} + ∑ {(VDD-VOH) x IOH} + ∑(VOl x IOL).
† NOTICE: Stresses above those listed under ‘Absolute Maximum Ratings’ may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at those or any other conditions above those
indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for
extended periods may affect device reliability.
Note:
Voltage spikes below VSS at the MCLR pin, inducing currents greater than 80 mA, may cause latchup.
Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin, rather than
pulling this pin directly to VSS
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 83
PIC12F629/675
FIGURE 12-1:
PIC12F629/675 WITH A/D DISABLED VOLTAGE-FREQUENCY GRAPH,
-40°C ≤ TA ≤ +85°C
5.5
5.0
4.5
VDD
(Volts)
4.0
3.5
3.0
2.5
2.0
0
4
8
10
12
16
20
Frequency (MHz)
Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
FIGURE 12-2:
PIC12F675 WITH A/D ENABLED VOLTAGE-FREQUENCY GRAPH,
-40°C ≤ TA ≤ +85°C
5.5
5.0
4.5
VDD
(Volts)
4.0
3.5
3.0
2.5
2.0
0
4
8
10
12
16
20
Frequency (MHz)
Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
DS41190A-page 84
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
FIGURE 12-3:
PIC12F675 WITH A/D ENABLED VOLTAGE-FREQUENCY GRAPH,
0°C ≤ TA ≤ +85°C
5.5
5.0
4.5
VDD
(Volts)
4.0
3.5
3.0
2.5
2.2
2.0
0
4
8
10
12
16
20
Frequency (MHz)
Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
PIC12F629/675 VOLTAGE-FREQUENCY GRAPH, -40°C ≤ TA ≤ +125°C
FIGURE 12-4:
5.5
5.0
4.5
VDD
(Volts)
4.0
3.5
3.0
2.5
2.0
0
4
8
12
16
20
Frequency (MHz)
Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 85
PIC12F629/675
12.1
DC Characteristics: PIC12F629/675-I (Industrial)
Standard Operating Conditions (unless otherwise stated)
Operating temperature
-40°C ≤ TA ≤ +85°C for industrial
DC CHARACTERISTICS
Param
No.
Sym
VDD
Characteristic
Min
Typ† Max Units
Supply Voltage
D001
D001A
D001B
D001C
D001D
—
—
—
—
—
5.5
5.5
5.5
5.5
5.5
V
V
V
V
V
1.5*
—
—
V
Device in SLEEP mode
V
See section on Power-on Reset for details
VDR
RAM Data Retention
Voltage(1)
D003
VPOR
VDD Start Voltage to
ensure internal Power-on
Reset signal
—
VSS
—
D004
SVDD
VDD Rise Rate to ensure
internal Power-on Reset
signal
0.05*
—
—
D005
VBOR
—
2.0
—
V
—
0.4
2.0
mA
D011
—
20
48
µA
D012
—
0.9
4
mA
D013
—
5.2
15
mA
D010
IDD
IPD
Supply
FOSC < = 4 MHz:
PIC12F629/675 with A/D off
PIC12F675 with A/D on, 0°C to 85°C
PIC12F675 with A/D on, -40°C to 85°C
4 MHZ < FOSC < = 10 MHz
2.0
2.2
2.5
3.0
4.5
D002
Current(2,3)
Conditions
V/ms See section on Power-on Reset for details
XT, RC osc configurations
FOSC = 4 MHz, VDD = 2.0V
LP osc configuration
FOSC = 32 kHz, VDD = 2.0V, WDT disabled
XT, RC osc configurations
FOSC = 4 MHz, VDD = 5.5V
HS osc configuration
FOSC = 20 MHz, VDD = 5.5V
Power Down Current(4)
D020
—
0.9
TBD
µA
VDD = 2.0V, WDT disabled
D021
—
—
153
µA
VDD = 5.5V, BOR enabled
D022
—
TBD TBD
µA
VDD = 2.0V, Comparator enabled
D023
—
µA
VDD = 2.0V, A/D on, not converting
D024
—
TBD TBD
µA
VDD = 2.0V, Timer1 on, 32 kHz ext. drive
D025
—
TBD TBD
µA
VDD = 2.0V, CVREF enabled
µA
VDD = 2.0V, WDT enabled
D026
—
1
5
18
TBD
* These parameters are characterized but not tested.
† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin
loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an
impact on the current consumption.
3: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave,
from rail to rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled.
4: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is
measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD.
DS41190A-page 86
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
12.2
DC Characteristics: PIC12F629/675-E (Extended)
DC CHARACTERISTICS
Param
No.
Sym
Characteristic
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C ≤ TA ≤ +125°C for industrial
Min
Typ† Max Units
Conditions
D001A VDD
Supply Voltage
4.5
—
5.5
V
-40°C to +125°C
D002
VDR
RAM Data Retention
Voltage(1)
1.5*
—
—
V
Device in SLEEP mode
D003
VPOR
VDD Start Voltage to
ensure internal Power-on
Reset signal
—
VSS
—
V
See section on Power-on Reset for details
D004
SVDD
VDD Rise Rate to ensure
internal Power-on Reset
signal
0.05*
—
—
—
2.0
—
V
—
—
0.9
4
mA
5.2
15
mA
D005
VBOR
D012
IDD
Supply Current(2,3)
D013
IPD
V/ms See section on Power-on Reset for details
XT, RC osc configurations
FOSC = 4 MHz, VDD = 5.5V
HS osc configuration
FOSC = 20 MHz, VDD = 5.5V
Power Down Current(4)
D020
—
TBD TBD
µA
VDD = 4.5V, WDT disabled
D021
—
TBD TBD
µA
VDD = 5.0V, BOR enabled
D022
—
TBD TBD
µA
VDD = 4.5V, Comparator enabled
D023
—
TBD TBD
µA
VDD = 4.5V, A/D on, not converting
D024
—
TBD TBD
µA
VDD = 4.5V, Timer1 on, 32 kHz ext. drive
D025
—
TBD TBD
µA
VDD = 4.5V, CVREF enabled
µA
VDD = 4.5V, WDT enabled
D026
—
12
TBD
* These parameters are characterized but not tested.
† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin
loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an
impact on the current consumption.
3: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave,
from rail to rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled.
4: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is
measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 87
PIC12F629/675
12.3
DC Characteristics: PIC12F629/675-I (Industrial), PIC12F629/675-E (Extended)
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C ≤ TA ≤ +85°C for industrial
-40°C ≤ TA ≤ +125°C for extended
DC CHARACTERISTICS
Param
Sym
No.
VIL
D030
D030A
D031
D032
D033
D033A
VIH
D040
D040A
D041
D042
D043
D043A
D043B
D070 IPUR
D060
IIL
D060A
D060B
D061
D063
Characteristic
Input Low Voltage
I/O ports
with TTL buffer
with Schmitt Trigger buffer
MCLR, OSC1 (RC mode)
OSC1 (XT and LP modes)
OSC1 (HS mode)
Input High Voltage
I/O ports
with TTL buffer
VOL
D090
D092
VOH
Typ†
Max
Units
VSS
VSS
VSS
VSS
VSS
VSS
—
0.8
0.15 VDD
0.2 VDD
0.2 VDD
0.3
0.3 VDD
V
V
V
V
V
V
4.5V ≤ VDD ≤ 5.5V
Otherwise
Entire range
VDD
VDD
VDD
VDD
V
V
4.5 V ≤ VDD ≤ 5.5 V
otherwise
entire range
V
V
V
µA
(Note 1)
(Note 1)
250
VDD
VDD
VDD
400*
Input Leakage
I/O ports
—
—
±1
µA
—
—
—
—
—
—
—
—
±TBD
±TBD
±5
±5
µA
µA
µA
µA
Vss ≤ VPIN ≤ VDD,
Pin at hi-impedance
Vss ≤ VPIN ≤ VDD
Vss ≤ VPIN ≤ VDD
Vss ≤ VPIN ≤ VDD
Vss ≤ VPIN ≤ VDD, XT, HS and
LP osc configuration
—
—
—
—
0.6
0.6
V
V
IOL = 8.5 mA, VDD = 4.5V (Ind.)
IOL = 1.6 mA, VDD = 4.5V (Ind.)
IOL = 1.2 mA, VDD = 4.5V (Ext.)
VDD-0.7
VDD-0.7
—
—
—
—
V
V
IOH = -3.0 mA, VDD = 4.5V (Ind.)
IOH = -1.3 mA, VDD = 4.5V (Ind.)
IOH = -1.0 mA, VDD = 4.5V (Ext.)
—
—
—
—
—
Conditions
(Note 1)
(Note 1)
—
2.0
(0.25 VDD+0.8)
with Schmitt Trigger buffer
0.8VDD
MCLR, GP2/AN2/T0CKI/
0.8VDD
INT/COUT
OSC1 (XT and LP modes)
1.6
OSC1 (HS mode)
0.7VDD
OSC1 (RC mode)
0.9VDD
GPIO Weak Pull-up Current
50*
—
—
—
—
—
—
—
V
VDD = 5.0 V, VPIN = VSS
Current(3)
Analog inputs
VREF
MCLR(2)
OSC1
D080
D083
Min
Output Low Voltage
I/O ports
OSC2/CLKOUT
Output High Voltage
I/O ports
OSC2/CLKOUT
* These parameters are characterized but not tested.
† Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only
and are not tested.
Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use
an external clock in RC mode.
2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels
represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as current sourced by the pin.
DS41190A-page 88
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
12.3
DC Characteristics: PIC12F629/675-I (Industrial), PIC12F629/675-E (Extended) (Cont.)
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C ≤ TA ≤ +85°C for industrial
-40°C ≤ TA ≤ +125°C for extended
DC CHARACTERISTICS
Param
No.
Sym
D100
COSC2
D101
D101A
D101B
CIO
CAN
CVR
D120
D120A
D121
ED
ED
VDRW
D122
TDEW
D130
D130A
D131
EP
EP
VPR
D132
D133
Characteristic
Capacitive Loading Specs
on Output Pins
OSC2 pin
All I/O pins
All analog input pins
VREF
Data EEPROM Memory
Cell Endurance(1)
Cell Endurance(1)
VDD for read
VDD for Erase/Write
Erase/Write cycle time
Program FLASH Memory
Endurance(1)
Endurance(1)
VDD for read
Min
Typ†
Max
Units
Conditions
—
—
15*
pF
In XT, HS and LP modes when
external clock is used to drive
OSC1
—
—
—
—
—
—
50*
TBD
TBD
pF
pF
pF
100K
10K
VMIN
1M
100K
—
—
—
5.5
4.5
—
—
4
5.5
8
10K
1000
VMIN
100K
10K
—
—
—
5.5
E/W -40°C ≤ TA ≤ +85°C
E/W +85°C ≤ TA ≤ +125°C
V
VMIN = Minimum operating
voltage
V
ms
E/W -40°C ≤ TA ≤ +85°C
E/W +85°C ≤ TA ≤ +125°C
V
VMIN = Minimum operating
voltage
V
ms
4.5
—
5.5
VPEW VDD for Erase/Write
TPEW Erase/Write cycle time
—
2
4
* These parameters are characterized but not tested.
† Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested.
Note 1: See Section 8.5.1 for additional information.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 89
PIC12F629/675
12.4
TIMING PARAMETER SYMBOLOGY
The timing parameter symbols have been created with
one of the following formats:
1. TppS2ppS
2. TppS
T
F
Frequency
Lowercase letters (pp) and their meanings:
pp
cc
CCP1
ck
CLKOUT
cs
CS
di
SDI
do
SDO
dt
Data in
io
I/O port
mc
MCLR
Uppercase letters and their meanings:
S
F
Fall
H
High
I
Invalid (Hi-impedance)
L
Low
FIGURE 12-5:
T
Time
osc
rd
rw
sc
ss
t0
t1
wr
OSC1
RD
RD or WR
SCK
SS
T0CKI
T1CKI
WR
P
R
V
Z
Period
Rise
Valid
Hi-impedance
LOAD CONDITIONS
Load Condition 1
Load Condition 2
VDD/2
RL
CL
Pin
CL
Pin
VSS
VSS
RL = 464Ω
CL = 50 pF
15 pF
DS41190A-page 90
for all pins
for OSC2 output
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
12.5
AC CHARACTERISTICS: PIC12F629/675 (INDUSTRIAL, EXTENDED)
FIGURE 12-6:
EXTERNAL CLOCK TIMING
Q4
Q1
Q2
Q3
Q4
Q1
OSC1
1
3
4
3
4
2
CLKOUT
TABLE 12-1:
Param
No.
Sym
FOSC
EXTERNAL CLOCK TIMING REQUIREMENTS
Characteristic
Min
Typ†
Max
Units
External CLKIN Frequency(1)
DC
DC
DC
DC
5
—
—
—
—
—
4
—
—
—
200
4
20
20
200
kHz
MHz
MHz
MHz
kHz
MHz
MHz
MHz
MHz
LP osc mode
XT mode
HS mode
EC mode
LP osc mode
INTRC mode
RC osc mode
XT osc mode
HS osc mode
—
—
—
—
∞
∞
∞
∞
200
µs
ns
ns
ns
µs
ns
ns
ns
ns
LP osc mode
HS osc mode
EC osc mode
XT osc mode
LP osc mode
INTRC mode
RC osc mode
XT osc mode
HS osc mode
Oscillator Frequency(1)
TBD
0.1
1
1
TOSC
External CLKIN Period(1)
Oscillator Period(1)
5
50
50
250
5
250
250
50
2
TCY
250
—
—
—
4
4
20
TBD
10,000
1,000
Conditions
Instruction Cycle Time(1)
External CLKIN (OSC1) High
External CLKIN Low
200
TCY
DC
ns TCY = 4/FOSC
3
TosL,
2*
—
—
µs LP oscillator, TOSC L/H duty cycle
TosH
20*
—
—
ns HS oscillator, TOSC L/H duty cycle
100 *
—
—
ns XT oscillator, TOSC L/H duty cycle
4
TosR, External CLKIN Rise
—
—
50*
ns LP oscillator
TosF External CLKIN Fall
—
—
25*
ns XT oscillator
—
—
15*
ns HS oscillator
* These parameters are characterized but not tested.
† Data in ‘Typ’ column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only
and are not tested.
Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are
based on characterization data for that particular oscillator type under standard operating conditions with the
device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or
higher than expected current consumption. All devices are tested to operate at ‘min’ values with an external
clock applied to OSC1 pin. When an external clock input is used, the ‘max’ cycle time limit is ‘DC’ (no clock)
for all devices.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 91
PIC12F629/675
TABLE 12-2:
CALIBRATED INTERNAL RC FREQUENCIES
AC Characteristics
Param
No.
Sym
Standard Operating Conditions (unless otherwise specified)
Operating Temperature
-40°C ≤ TA ≤ +85°C (Industrial),
-40°C ≤ TA ≤ +125°C (Extended)
Operating Voltage VDD range is described in Section 12.1 and
Section 12.2.
Characteristic
Min*
Typ(1)
Max*
Units
Internal Calibrated RC Frequency
3.92
4.00
4.08
MHz VDD = 5.0V, +85°C (Ind.)
VDD = 5.0V, +125°C (Ext.)
Internal Calibrated RC Frequency
3.80
4.00
4.20
MHz 2.5V ≤ VDD ≤ 5.5V
-40°C ≤ TA ≤ +85°C (Ind.)
-40°C ≤ TA ≤ +125°C (Ext.)
Conditions
* These parameters are characterized but not tested.
Note 1: Data in the Typical (“Typ”) column is at 5.0V, 25°C unless otherwise stated. These parameters are for design
guidance only and are not tested.
DS41190A-page 92
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
FIGURE 12-7:
CLKOUT AND I/O TIMING
Q1
Q4
Q2
Q3
OSC1
11
10
22
23
CLKOUT
13
12
19
14
18
16
I/O pin
(Input)
15
17
I/O pin
(Output)
New Value
Old Value
20, 21
TABLE 12-3:
Param
No.
CLKOUT AND I/O TIMING REQUIREMENTS
Sym
Characteristic
10
TosH2ckL
OSC1↑ to CLKOUT↓
Min
Typ†
Max
Units
—
75
200
ns
Conditions
(Note 1)
11
TosH2ckH
OSC1↑ to CLKOUT↑
—
75
200
ns
(Note 1)
12
TckR
CLKOUT rise time
—
35
100
ns
(Note 1)
13
TckF
CLKOUT fall time
—
35
100
ns
(Note 1)
14
TckL2ioV
CLKOUT↓ to Port out valid
—
—
20
ns
(Note 1)
15
TioV2ckH
Port in valid before CLKOUT↑
TOSC + 200 ns
—
—
ns
(Note 1)
16
TckH2ioI
Port in hold after CLKOUT↑
(Note 1)
0
—
—
ns
—
50
150 *
ns
—
—
300
ns
100
—
—
ns
17
TosH2ioV
OSC1↑ (Q1 cycle) to Port out valid
18
TosH2ioI
OSC1↑ (Q2 cycle) to Port input invalid
(I/O in hold time)
19
TioV2osH
Port input valid to OSC1↑
(I/O in setup time)
0
—
—
ns
20
TioR
Port output rise time
—
10
40
ns
21
TioF
Port output fall time
—
10
40
ns
22
Tinp
INT pin high or low time
25
—
—
ns
23
Trbp
GPIO change INT high or low time
TCY
—
—
ns
*
†
These parameters are characterized but not tested.
Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated.
Note 1: Measurements are taken in RC mode where CLKOUT output is 4xTOSC.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 93
PIC12F629/675
FIGURE 12-8:
RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND
POWER-UP TIMER TIMING
VDD
MCLR
30
Internal
POR
33
PWRT
Time-out
32
OSC
Time-out
Internal
RESET
Watchdog
Timer
Reset
34
31
34
I/O Pins
FIGURE 12-9:
BROWN-OUT RESET TIMING AND CHARACTERISTICS
VDD
BVDD
(Device not in Brown-out Reset)
(Device in Brown-out Reset)
35
RESET (due to BOR)
72 ms time out(1)
Note 1: 72 ms delay only if PWRTE bit in configuration word is programmed to ‘0’.
DS41190A-page 94
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
TABLE 12-4:
Param
No.
RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER,
AND BROWN-OUT RESET REQUIREMENTS
Sym
Characteristic
Min
Typ†
Max
Units
Conditions
30
TMCL
MCLR Pulse Width (low)
2
TBD
—
TBD
—
TBD
µs
ms
VDD = 5V, -40°C to +85°C
Extended temperature
31
TWDT
Watchdog Timer Time-out
Period
(No Prescaler)
7*
TBD
18
TBD
33*
TBD
ms
ms
VDD = 5V, -40°C to +85°C
Extended temperature
32
TOST
Oscillation Start-up Timer
Period
—
1024TOSC
—
—
TOSC = OSC1 period
33*
TPWRT
Power up Timer Period
28*
TBD
72
TBD
132*
TBD
ms
ms
VDD = 5V, -40°C to +85°C
Extended Temperature
34
TIOZ
I/O Hi-impedance from MCLR
Low or Watchdog Timer Reset
—
—
2.0
µs
BVDD
Brown-out Reset Voltage
2.0
2.1
V
Brown-out Hysteresis
TBD
Brown-out Reset Pulse Width
100*
—
µs
35
TBOR
—
VDD ≤ BVDD (D005)
* These parameters are characterized but not tested.
† Data in ‘Typ’ column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only
and are not tested.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 95
PIC12F629/675
FIGURE 12-10:
TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS
T0CKI
40
41
42
T1CKI
45
46
48
47
TMR0 or
TMR1
TABLE 12-5:
Param
No.
TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS
Sym
40*
TT0H
Characteristic
T0CKI High Pulse Width
No Prescaler
With Prescaler
TT0L
41*
T0CKI Low Pulse Width
No Prescaler
With Prescaler
42*
TT0P
T0CKI Period
45*
TT1H
T1CKI High Time Synchronous, No Prescaler
Synchronous,
with Prescaler
Asynchronous
46*
TT1L
T1CKI Low Time
TT1P
T1CKI Input
Period
48
Units
0.5 TCY + 20
—
—
ns
10
—
—
ns
0.5 TCY + 20
—
—
ns
10
—
—
ns
Greater of:
20 or TCY + 40
N
—
—
ns
0.5 TCY + 20
—
—
ns
15
—
—
ns
—
—
ns
—
—
ns
15
—
—
ns
Asynchronous
30
—
—
ns
Synchronous
Greater of:
30 or TCY + 40
N
—
—
ns
Timer1 oscillator input frequency range
(oscillator enabled by setting bit T1OSCEN)
TCKEZtmr1 Delay from external clock edge to timer increment
*
†
Max
30
Asynchronous
FT1
Typ†
0.5 TCY + 20
Synchronous, No Prescaler
Synchronous,
with Prescaler
47*
Min
60
—
—
ns
DC
—
200*
kHz
2 TOSC*
—
7 TOSC*
—
Conditions
N = prescale value
(2, 4, ..., 256)
N = prescale value
(1, 2, 4, 8)
These parameters are characterized but not tested.
Data in ‘Typ’ column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are
not tested.
DS41190A-page 96
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
TABLE 12-6:
COMPARATOR SPECIFICATIONS
Comparator Specifications
Sym
Characteristics
Standard Operating Conditions
-40°C to +125°C (unless otherwise stated)
Min
Typ
Max
Units
VOS
Input Offset Voltage
—
± 5.0
± 10
mV
VCM
Input Common Mode Voltage
0
—
VDD - 1.5
V
CMRR
Common Mode Rejection Ratio
+55*
—
—
db
—
150
400*
ns
—
—
10*
µs
Response Time
TRT
(1)
TMC2COV Comparator Mode Change to
Output Valid
Comments
* These parameters are characterized but not tested.
Note 1: Response time measured with one comparator input at (VDD - 1.5)/2 while the other input transitions from
VSS to VDD.
TABLE 12-7:
COMPARATOR VOLTAGE REFERENCE SPECIFICATIONS
Voltage Reference Specifications
Sym
Characteristics
Standard Operating Conditions
-40°C to +125°C (unless otherwise stated)
Min
Typ
Max
Units
Comments
Resolution
—
—
VDD/24*
VDD/32
—
—
LSb
LSb
Low Range (VRR = 1)
High Range (VRR = 0)
Absolute Accuracy
—
—
—
—
± 1/4*
± 1/2*
LSb
LSb
Low Range (VRR = 1)
High Range (VRR = 0)
Unit Resistor Value (R)
—
2k*
—
Ω
Settling Time(1)
—
—
10*
µs
* These parameters are characterized but not tested.
Note 1: Settling time measured while VRR = 1 and VR<3:0> transitions from 0000 to 1111.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 97
PIC12F629/675
TABLE 12-8:
Param
No.
Sym
PIC12F675 A/D CONVERTER CHARACTERISTICS:
Characteristic
Min
Typ†
Max
Units
Conditions
A01
NR
Resolution
—
—
10 bits
bit
A02
EABS
Total Absolute Error*
—
—
TBD
LSb
A03
EIL
Integral Error
—
—
TBD
LSb
VREF = 3.0V
A04
EDL
Differential Error
—
—
TBD
LSb
No missing codes to 10 bits
VREF = 3.0V
A05
EFS
Full Scale Range
2.2*
—
5.5*
V
A06
EOFF
Offset Error
—
—
TBD
LSb
VREF = 3.0V
A07
EGN
Gain Error
—
—
TBD
LSb
VREF = 3.0V
A10
—
Monotonicity
—
guaranteed(3)
—
—
A21
VREF
Reference V High
(VDD or VREF)
VSS
—
VDD
V
A25
VAIN
Analog Input Voltage
VSS
—
VREF
V
A30
ZAIN
Recommended
Impedance of Analog
Voltage Source
—
—
2.5
kΩ
A50
IREF
VREF Input Current(2)
10
—
1000
µA
—
—
10
µA
*
†
VREF = 3.0V
VSS ≤ VAIN ≤ VREF+
During VAIN acquisition.
Based on differential of VHOLD to VAIN.
During A/D conversion cycle.
These parameters are characterized but not tested.
Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are
not tested.
Note 1: When A/D is off, it will not consume any current other than leakage current. The power-down current spec includes any such
leakage from the A/D module.
2: VREF current is from External VREF or VDD pin, whichever is selected as reference input.
3: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.
DS41190A-page 98
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
FIGURE 12-11:
PIC12F675 A/D CONVERSION TIMING (NORMAL MODE)
BSF ADCON0, GO
134
1 TCY
(TOSC/2)(1)
131
Q4
130
A/D CLK
9
A/D DATA
8
7
3
6
2
1
0
NEW_DATA
OLD_DATA
ADRES
1 TCY
ADIF
GO
SAMPLE
DONE
SAMPLING STOPPED
132
Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the
SLEEP instruction to be executed.
TABLE 12-9:
Param
No.
130
130
Sym
TAD
TAD
PIC12F675 A/D CONVERSION REQUIREMENTS
Characteristic
A/D Clock Period
A/D Internal RC
Oscillator Period
131
TCNV
Conversion Time
(not including
Acquisition Time)(1)
132
TACQ
Acquisition Time
134
TGO
Q4 to A/D Clock
Start
Min
Typ†
Max
Units
Conditions
1.6
—
—
µs
TOSC based, VREF ≥ 3.0V
3.0*
—
—
µs
TOSC based, VREF full range
3.0*
6.0
9.0*
µs
ADCS<1:0> = 11 (RC mode)
At VDD = 2.5V
2.0*
4.0
6.0*
µs
At VDD = 5.0V
—
11
—
TAD
Set GO bit to new data in A/D result
register
(Note 2)
11.5
—
µs
5*
—
—
µs
The minimum time is the amplifier
settling time. This may be used if
the “new” input voltage has not
changed by more than 1 LSb (i.e.,
4.1 mV @ 4.096 V) from the last
sampled voltage (as stored on
CHOLD).
—
TOSC/2
—
—
If the A/D clock source is selected as
RC, a time of TCY is added before
the A/D clock starts. This allows the
SLEEP instruction to be executed.
* These parameters are characterized but not tested.
† Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only
and are not tested.
Note 1: ADRES register may be read on the following TCY cycle.
2: See Section 7.1 for minimum conditions.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 99
PIC12F629/675
FIGURE 12-12:
PIC12F675 A/D CONVERSION TIMING (SLEEP MODE)
BSF ADCON0, GO
134
(TOSC/2 + TCY)(1)
1 TCY
131
Q4
130
A/D CLK
9
A/D DATA
8
7
3
6
2
1
NEW_DATA
OLD_DATA
ADRES
0
ADIF
1 TCY
GO
DONE
SAMPLE
SAMPLING STOPPED
132
Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the
SLEEP instruction to be executed.
TABLE 12-10: PIC12F675 A/D CONVERSION REQUIREMENTS (SLEEP MODE)
Param
No.
Sym
Characteristic
Min
Typ†
Max
Units
1.6
—
—
µs
VREF ≥ 3.0V
3.0*
—
—
µs
VREF full range
3.0*
6.0
9.0*
µs
ADCS<1:0> = 11 (RC mode)
At VDD = 2.5V
2.0*
4.0
6.0*
µs
At VDD = 5.0V
—
11
—
TAD
(Note 2)
11.5
—
µs
5*
—
—
µs
The minimum time is the amplifier
settling time. This may be used if
the “new” input voltage has not
changed by more than 1 LSb (i.e.,
4.1 mV @ 4.096V) from the last
sampled voltage (as stored on
CHOLD).
—
TOSC/2 + TCY
—
—
If the A/D clock source is selected
as RC, a time of TCY is added
before the A/D clock starts. This
allows the SLEEP instruction to be
executed.
130
TAD
A/D Clock Period
130
TAD
A/D Internal RC
Oscillator Period
131
TCNV
Conversion Time
(not including
Acquisition Time)(1)
132
TACQ
Acquisition Time
134
TGO
*
†
Q4 to A/D Clock
Start
Conditions
These parameters are characterized but not tested.
Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested.
Note 1: ADRES register may be read on the following TCY cycle.
2: See Section 7.1 for minimum conditions.
DS41190A-page 100
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
13.0
PACKAGING INFORMATION
13.1
Package Marking Information
Example
8-Lead PDIP (Skinny DIP)
XXXXXXXX
XXXXXNNN
YYWW
12F629-I
/017
0215
8-Lead SOIC
Example
XXXXXXXX
XXXXYYWW
NNN
12F629-E
/0215
017
Example
8-Lead MLF-S
XXXXXXX
XXXXXXX
XXYYWW
NNN
12F629
-E/021
0215
017
Legend:
Note:
*
XX...X
Y
YY
WW
NNN
Customer specific information*
Year code (last digit of calendar year)
Year code (last 2 digits of calendar year)
Week code (week of January 1 is week ‘01’)
Alphanumeric traceability code
In the event the full Microchip part number cannot be marked on one line, it will
be carried over to the next line thus limiting the number of available characters
for customer specific information.
Standard PICmicro device marking consists of Microchip part number, year code, week code, and
traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check
with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP
price.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 101
PIC12F629/675
13.2
Package Details
The following sections give the technical details of the
packages.
8-Lead Plastic Dual In-line (P) – 300 mil (PDIP)
E1
D
2
n
1
α
E
A2
A
L
c
A1
β
B1
p
eB
B
Units
Dimension Limits
n
p
Number of Pins
Pitch
Top to Seating Plane
Molded Package Thickness
Base to Seating Plane
Shoulder to Shoulder Width
Molded Package Width
Overall Length
Tip to Seating Plane
Lead Thickness
Upper Lead Width
Lower Lead Width
Overall Row Spacing
Mold Draft Angle Top
Mold Draft Angle Bottom
* Controlling Parameter
§ Significant Characteristic
A
A2
A1
E
E1
D
L
c
§
B1
B
eB
α
β
MIN
.140
.115
.015
.300
.240
.360
.125
.008
.045
.014
.310
5
5
INCHES*
NOM
MAX
8
.100
.155
.130
.170
.145
.313
.250
.373
.130
.012
.058
.018
.370
10
10
.325
.260
.385
.135
.015
.070
.022
.430
15
15
MILLIMETERS
NOM
8
2.54
3.56
3.94
2.92
3.30
0.38
7.62
7.94
6.10
6.35
9.14
9.46
3.18
3.30
0.20
0.29
1.14
1.46
0.36
0.46
7.87
9.40
5
10
5
10
MIN
MAX
4.32
3.68
8.26
6.60
9.78
3.43
0.38
1.78
0.56
10.92
15
15
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010” (0.254mm) per side.
JEDEC Equivalent: MS-001
Drawing No. C04-018
DS41190A-page 102
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
8-Lead Plastic Small Outline (SN) – Narrow, 150 mil (SOIC)
E
E1
p
D
2
B
n
1
h
45°
α
c
A2
A
φ
β
L
Units
Dimension Limits
n
p
Number of Pins
Pitch
Overall Height
Molded Package Thickness
Standoff §
Overall Width
Molded Package Width
Overall Length
Chamfer Distance
Foot Length
Foot Angle
Lead Thickness
Lead Width
Mold Draft Angle Top
Mold Draft Angle Bottom
* Controlling Parameter
§ Significant Characteristic
A
A2
A1
E
E1
D
h
L
φ
c
B
α
β
MIN
.053
.052
.004
.228
.146
.189
.010
.019
0
.008
.013
0
0
A1
INCHES*
NOM
8
.050
.061
.056
.007
.237
.154
.193
.015
.025
4
.009
.017
12
12
MAX
.069
.061
.010
.244
.157
.197
.020
.030
8
.010
.020
15
15
MILLIMETERS
NOM
8
1.27
1.35
1.55
1.32
1.42
0.10
0.18
5.79
6.02
3.71
3.91
4.80
4.90
0.25
0.38
0.48
0.62
0
4
0.20
0.23
0.33
0.42
0
12
0
12
MIN
MAX
1.75
1.55
0.25
6.20
3.99
5.00
0.51
0.76
8
0.25
0.51
15
15
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010” (0.254mm) per side.
JEDEC Equivalent: MS-012
Drawing No. C04-057
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 103
PIC12F629/675
8-Lead Plastic Micro Leadframe Package (MF) 6x5 mm Body (MLF-S)
E
p
B
E1
n
L
R
D1
1
D
D2
PIN 1
ID
EXPOSED
METAL
PADS
2
E2
TOP VIEW
BOTTOM VIEW
α
A2
A3
A
A1
INCHES
Units
Dimension Limits
Number of Pins
MILLIMETERS*
NOM
MIN
n
MAX
NOM
MIN
MAX
8
8
Pitch
p
Overall Height
A
.033
.039
0.85
1.00
Molded Package Thickness
A2
.026
.031
0.65
0.80
Standoff
A1
.0004
.002
0.01
0.05
Base Thickness
A3
.008 REF.
0.20 REF.
4.92 BSC
.050 BSC
.000
E
.194 BSC
Molded Package Length
E1
.184 BSC
Exposed Pad Length
E2
Overall Length
Overall Width
.152
D
.158
1.27 BSC
0.00
4.67 BSC
.163
3.85
4.00
4.15
5.99 BSC
.236 BSC
Molded Package Width
D1
Exposed Pad Width
D2
.085
.091
.097
2.16
2.31
2.46
Lead Width
B
.014
.016
.019
0.35
0.40
0.47
Lead Length
L
.020
.024
.030
0.50
0.60
0.75
Tie Bar Width
R
α
Mold Draft Angle Top
.226 BSC
5.74 BSC
.356
.014
12
12
*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010” (0.254mm) per side.
JEDEC equivalent: pending
Drawing No. C04-113
DS41190A-page 104
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
8-Lead Plastic Micro Leadframe Package (MF) 6x5 mm Body (MLF-S)
M
SOLDER
MASK
M
p
B
PACKAGE
EDGE
L
Units
Pitch
Dimension Limits
p
INCHES
MIN
NOM
MILLIMETERS*
MAX
MIN
.050 BSC
NOM
MAX
1.27 BSC
Pad Width
B
.014
.016
.019
0.35
0.40
Pad Length
L
.020
.024
.030
0.50
0.60
Pad to Solder Mask
M
.005
.006
0.13
0.47
0.75
0.15
*Controlling Parameter
Drawing No. C04-2113
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 105
PIC12F629/675
NOTES:
DS41190A-page 106
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
APPENDIX A:
DATA SHEET
REVISION HISTORY
Revision A
APPENDIX B:
DEVICE
DIFFERENCES
The differences between the PIC12F629/675 devices
listed in this data sheet are shown in Table B-1.
This is a new data sheet.
TABLE B-1:
 2002 Microchip Technology Inc.
Preliminary
DEVICE DIFFERENCES
Feature
PIC12F629
PIC12F675
A/D
No
Yes
DS41190A-page 107
PIC12F629/675
APPENDIX C:
DEVICE MIGRATIONS
This section is intended to describe the functional and
electrical specification differences when migrating
between functionally similar devices (such as from a
PIC16C74A to a PIC16C74B).
Not Applicable
APPENDIX D:
MIGRATING FROM
OTHER PICmicro®
DEVICES
This discusses some of the issues in migrating from
other PICmicro devices to the PIC12F6XX family of
devices.
D.1
PIC12C67X to PIC12F6XX
See
Microchip
website
(www.microchip.com).
Note:
DS41190A-page 108
Preliminary
for
availability
This device has been designed to perform
to the parameters of its data sheet. It has
been tested to an electrical specification
designed to determine its conformance
with these parameters. Due to process differences in the manufacture of this device,
this device may have different performance characteristics than its earlier version. These differences may cause this
device to perform differently in your application than the earlier version of this
device.
 2002 Microchip Technology Inc.
PIC12F629/675
APPENDIX E:
DEVELOPMENT
TOOL VERSION
REQUIREMENTS
This lists the minimum requirements (software/
firmware) of the specified development tool to support
the devices listed in this data sheet.
MPLAB® IDE:
TBD
MPLAB®
SIMULATOR:
TBD
MPLAB®
ICE 3000:
PIC12F629/675 Processor Module:
Part Number TBD
PIC12F629/675 Device Adapter:
Socket
Part Number
8-pin SOIC
TBD
8-pin PDIP
TBD
8-pin MLF-S
TBD
MPLAB® ICD:
®
TBD
PRO MATE II:
TBD
PICSTART® Plus:
TBD
TM
TBD
MPASM
Assembler:
®
MPLAB C18 C Compiler: TBD
Note:
Please read all associated README.TXT
files that are supplied with the development tools. These "read me" files will discuss product support and any known
limitations.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 109
PIC12F629/675
NOTES:
DS41190A-page 110
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
INDEX
A
A/D ...................................................................................... 39
Acquisition Requirements ........................................... 43
Block Diagram............................................................. 39
Configuration and Operation....................................... 39
Effects of a RESET ..................................................... 45
Internal Sampling Switch (Rss) Impedence ................ 43
Operation During SLEEP ............................................ 45
PIC12F675 Converter Characteristics ........................ 98
Sampling Time ............................................................ 44
Source Impedance...................................................... 43
Summary of Registers ................................................ 45
Absolute Maximum Ratings ................................................ 83
AC Characteristics
Industrial and Extended .............................................. 91
Additional Pin Functions ..................................................... 19
Interrupt-on-Change.................................................... 20
Weak Pull-up............................................................... 19
Analog Input Connection Considerations............................ 36
Analog-to-Digital Converter. See A/D
Assembler
MPASM Assembler ..................................................... 77
B
Block Diagram
TMR0/WDT Prescaler................................................. 25
Block Diagrams
Analog Input Mode...................................................... 36
Comparator Output ..................................................... 36
Comparator Voltage Reference .................................. 37
GP0 and GP1 Pins...................................................... 21
GP2............................................................................. 22
GP3............................................................................. 22
GP4............................................................................. 23
GP5............................................................................. 23
On-Chip Reset Circuit ................................................. 55
RC Oscillator Mode..................................................... 54
Timer1 ......................................................................... 28
Watchdog Timer .......................................................... 66
Brown-out
Associated Registers .................................................. 58
Brown-out Detect (BOD) ..................................................... 56
Brown-out Reset Timing and Characteristics...................... 94
C
Calibrated Internal RC Frequencies.................................... 92
CLKOUT ............................................................................. 54
Code Examples
Changing Prescaler .................................................... 27
Data EEPROM Read .................................................. 49
Data EEPROM Write .................................................. 49
Initializing GPIO .......................................................... 19
Saving STATUS and W Registers in RAM .................. 65
Write Verify.................................................................. 49
Code Protection .................................................................. 68
 2002 Microchip Technology Inc.
Comparator......................................................................... 33
Associated Registers.................................................. 38
Configuration .............................................................. 35
Effects of a RESET..................................................... 37
I/O Operating Modes .................................................. 35
Interrupts .................................................................... 38
Operation.................................................................... 34
Operation During SLEEP............................................ 37
Output......................................................................... 36
Reference ................................................................... 37
Response Time........................................................... 37
Comparator Specifications.................................................. 97
Comparator Voltage Reference Specifications................... 97
Configuration Bits ............................................................... 52
Configuring the Voltage Reference..................................... 37
Crystal Operation................................................................ 53
D
Data EEPROM Memory
Associated Registers/Bits ........................................... 50
Code Protection.......................................................... 50
EEADR Register......................................................... 47
EECON1 Register ...................................................... 47
EECON2 Register ...................................................... 47
EEDATA Register ....................................................... 47
Data Memory Organization................................................... 7
DC Characteristics
Extended .................................................................... 87
Extended and Industrial.............................................. 88
Industrial ..................................................................... 86
Development Support ......................................................... 77
Development Tool Version Requirements ........................ 109
Device Differences............................................................ 107
Device Migrations ............................................................. 108
Device Overview................................................................... 5
E
EEPROM Data Memory
Reading ...................................................................... 49
Spurious Write ............................................................ 49
Write Verify ................................................................. 49
Writing ........................................................................ 49
Electrical Specifications ...................................................... 83
Errata .................................................................................... 3
F
Firmware Instructions ......................................................... 69
G
General Purpose Register File ............................................. 7
GPIO
Associated Registers.................................................. 24
GPIO Port ........................................................................... 19
GPIO, TRISIO Registers..................................................... 19
Preliminary
DS41190A-page 111
PIC12F629/675
I
M
ICEPIC In-Circuit Emulator ................................................. 78
ID Locations ........................................................................ 68
In-Circuit Serial Programming ............................................. 68
Indirect Addressing, INDF and FSR Registers.................... 18
Instruction Format ............................................................... 69
Instruction Set ..................................................................... 69
ADDLW ....................................................................... 71
ADDWF ....................................................................... 71
ANDLW ....................................................................... 71
ANDWF ....................................................................... 71
BCF ............................................................................. 71
BSF ............................................................................. 71
BTFSC ........................................................................ 71
BTFSS ........................................................................ 71
CALL ........................................................................... 72
CLRF........................................................................... 72
CLRW.......................................................................... 72
CLRWDT..................................................................... 72
COMF ......................................................................... 72
DECF .......................................................................... 72
DECFSZ...................................................................... 73
GOTO.......................................................................... 73
INCF............................................................................ 73
INCFSZ ....................................................................... 73
IORLW......................................................................... 73
IORWF ........................................................................ 73
MOVF.......................................................................... 74
MOVLW....................................................................... 74
MOVWF ...................................................................... 74
NOP ............................................................................ 74
RETFIE ....................................................................... 74
RETLW........................................................................ 74
RETURN ..................................................................... 75
RLF ............................................................................. 75
RRF............................................................................. 75
SLEEP ........................................................................ 75
SUBLW........................................................................ 75
SUBWF ....................................................................... 75
SWAPF ....................................................................... 76
XORLW ....................................................................... 76
XORWF....................................................................... 76
Summary Table ........................................................... 70
Internal 4 MHz Oscillator..................................................... 54
Internal Sampling Switch (Rss) Impedence ........................ 43
Interrupts ............................................................................. 62
A/D Converter ............................................................. 64
Comparator ................................................................. 64
Context Saving............................................................ 65
GP2/INT ...................................................................... 64
GPIO ........................................................................... 64
Summary of Registers ................................................ 65
TMR0 .......................................................................... 64
MCLR.................................................................................. 56
Memory Organization
Data EEPROM Memory.............................................. 47
Migrating from other PICmicro Devices ............................ 108
MPLAB C17 and MPLAB C18 C Compilers ....................... 77
MPLAB ICD In-Circuit Debugger ........................................ 79
MPLAB ICE High Performance Universal In-Circuit
Emulator with MPLAB IDE............................................ 78
MPLAB Integrated Development
Environment Software .................................................. 77
MPLINK Object Linker/MPLIB Object Librarian .................. 78
O
OPCODE Field Descriptions............................................... 69
Oscillator Configurations..................................................... 53
Oscillator Start-up Timer (OST) .......................................... 56
P
Packaging ......................................................................... 101
Details....................................................................... 102
Marking ..................................................................... 101
PCL and PCLATH............................................................... 17
Computed GOTO........................................................ 17
Stack ........................................................................... 17
PICDEM 1 Low Cost PICmicro
Demonstration Board.................................................... 79
PICDEM 17 Demonstration Board...................................... 80
PICDEM 2 Low Cost PIC16CXX
Demonstration Board.................................................... 79
PICDEM 3 Low Cost PIC16CXXX
Demonstration Board.................................................... 80
PICSTART Plus Entry Level Development
Programmer.................................................................. 79
Pin Descriptions and Diagrams .......................................... 21
Pinout Descriptions
PIC12F629 ................................................................... 6
PIC12F675 ................................................................... 6
Power Control/Status Register (PCON).............................. 57
Power-Down Mode (SLEEP) .............................................. 67
Power-on Reset (POR)....................................................... 56
Power-up Timer (PWRT) .................................................... 56
Prescaler............................................................................. 27
Switching Prescaler Assignment ................................ 27
PRO MATE II Universal Device Programmer ..................... 79
Program Memory Organization............................................. 7
Programming, Device Instructions ...................................... 69
K
KEELOQ Evaluation and Programming Tools ...................... 80
DS41190A-page 112
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
R
RC Oscillator ....................................................................... 54
Read-Modify-Write Operations ........................................... 69
Registers
ADCON0 (A/D Control) ............................................... 41
ANSEL (Analog Select)............................................... 42
CMCON (Comparator Control) ................................... 33
CONFIG (Configuration Word).................................... 52
EEADR (EEPROM Address) ...................................... 47
EECON1 (EEPROM Control)...................................... 48
EEDAT (EEPROM Data)............................................. 47
INTCON (Interrupt Control)......................................... 13
IOCB (Interrupt-on-Change GPIO) ............................. 20
Maps
PIC12F629............................................................ 8
PIC12F675............................................................ 8
OPTION_REG (Option) ........................................ 12, 26
OSCCAL (Oscillator Calibration)................................. 16
PCON (Power Control) ............................................... 16
PIE1 (Peripheral Interrupt Enable 1)........................... 14
PIR1 (Peripheral Interrupt 1)....................................... 15
STATUS ...................................................................... 11
T1CON (Timer1 Control)............................................. 30
VRCON (Voltage Reference Control) ......................... 38
WPU (Weak Pull-up) ................................................... 19
RESET ................................................................................ 55
Revision History ................................................................ 107
S
Timer1
Associated Registers.................................................. 31
Asynchronous Counter Mode ..................................... 31
Reading and Writing ........................................... 31
Capacitor Selection .................................................... 31
Interrupt ...................................................................... 29
Modes of Operations .................................................. 29
Operation During SLEEP............................................ 31
Oscillator..................................................................... 31
Prescaler .................................................................... 29
Timer1 Module with Gate Control ....................................... 28
Timing Diagrams
CLKOUT and I/O ........................................................ 93
External Clock ............................................................ 91
INT Pin Interrupt ......................................................... 64
PIC12F675 A/D Conversion (Normal Mode) .............. 99
PIC12F675 A/D Conversion Timing
(SLEEP Mode).................................................... 100
RESET, Watchdog Timer, Oscillator Start-up Timer
and Power-up Timer ............................................. 94
Time-out Sequence on Power-up
(MCLR not Tied to VDD)/
Case 1 ................................................................ 60
Case 2 ................................................................ 60
Time-out Sequence on Power-up
(MCLR Tied to VDD).............................................. 60
Timer0 and Timer1 External Clock ............................. 96
Timer1 Incrementing Edge ......................................... 29
Timing Parameter Symbology ............................................ 90
Software Simulator (MPLAB SIM)....................................... 78
Special Features of the CPU .............................................. 51
Special Function Registers ................................................... 8
Special Functions Registers Summary ................................. 9
V
T
Watchdog Timer
Summary of Registers ................................................ 66
Watchdog Timer (WDT)...................................................... 65
WWW, On-Line Support ....................................................... 3
Time-out Sequence............................................................. 57
Timer0 ................................................................................. 25
Associated Registers .................................................. 27
External Clock............................................................. 26
Interrupt....................................................................... 25
Operation .................................................................... 25
T0CKI.......................................................................... 26
 2002 Microchip Technology Inc.
Voltage Reference Accuracy/Error ..................................... 37
W
Preliminary
DS41190A-page 113
PIC12F629/675
NOTES:
DS41190A-page 114
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
ON-LINE SUPPORT
Systems Information and Upgrade Hot Line
Microchip provides on-line support on the Microchip
World Wide Web (WWW) site.
The web site is used by Microchip as a means to make
files and information easily available to customers. To
view the site, the user must have access to the Internet
and a web browser, such as Netscape or Microsoft
Explorer. Files are also available for FTP download
from our FTP site.
The Systems Information and Upgrade Line provides
system users a listing of the latest versions of all of
Microchip's development systems software products.
Plus, this line provides information on how customers
can receive any currently available upgrade kits. The
Hot Line Numbers are:
1-800-755-2345 for U.S. and most of Canada, and
1-480-792-7302 for the rest of the world.
Connecting to the Microchip Internet Web Site
013001
The Microchip web site is available by using your
favorite Internet browser to attach to:
www.microchip.com
The file transfer site is available by using an FTP service to connect to:
ftp://ftp.microchip.com
The web site and file transfer site provide a variety of
services. Users may download files for the latest
Development Tools, Data Sheets, Application Notes,
User’s Guides, Articles and Sample Programs. A variety of Microchip specific business information is also
available, including listings of Microchip sales offices,
distributors and factory representatives. Other data
available for consideration is:
• Latest Microchip Press Releases
• Technical Support Section with Frequently Asked
Questions
• Design Tips
• Device Errata
• Job Postings
• Microchip Consultant Program Member Listing
• Links to other useful web sites related to
Microchip Products
• Conferences for products, Development Systems,
technical information and more
• Listing of seminars and events
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page 115
PIC12F629/675
READER RESPONSE
It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation
can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.
Please list the following information, and use this outline to provide us with your comments about this Data Sheet.
To:
Technical Publications Manager
RE:
Reader Response
Total Pages Sent
From: Name
Company
Address
City / State / ZIP / Country
Telephone: (_______) _________ - _________
FAX: (______) _________ - _________
Application (optional):
Would you like a reply?
Device: PIC12F629/675
Y
N
Literature Number: DS41190A
Questions:
1. What are the best features of this document?
2. How does this document meet your hardware and software development needs?
3. Do you find the organization of this data sheet easy to follow? If not, why?
4. What additions to the data sheet do you think would enhance the structure and subject?
5. What deletions from the data sheet could be made without affecting the overall usefulness?
6. Is there any incorrect or misleading information (what and where)?
7. How would you improve this document?
8. How would you improve our software, systems, and silicon products?
DS41190A-page 116
Preliminary
 2002 Microchip Technology Inc.
PIC12F629/675
PRODUCT IDENTIFICATION SYSTEM
To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.
PART NO.
–
Device
X
/XX
XXX
Temperature
Range
Package
Pattern
Device
PIC12F6XX: Standard VDD range 2.0V to 5.5V
PIC12F6XXT VDD range 2.0V to 5.5V (Tape and Reel)
Temperature Range
I
E
=
=
-40°C to +85°C
-40°C to +125°C
Package
P
SN
MF
=
=
=
PDIP
SOIC (Gull Wing, 150 mil body)
MLF-S
Pattern
3-Digit Pattern Code for QTP (blank otherwise).
Examples:
a)
PIC12F629 - E/P 301 = Extended Temp.,
PDIP package, 20 MHz, QTP pattern #301.
b)
PIC12F675 - I/SO = Industrial Temp.,
SOIC package, 20 MHz.
Sales and Support
Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1.
2.
3.
Your local Microchip sales office
The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.
New Customer Notification System
Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
 2002 Microchip Technology Inc.
Preliminary
DS41190A-page117
M
WORLDWIDE SALES AND SERVICE
AMERICAS
ASIA/PACIFIC
Japan
Corporate Office
Australia
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200 Fax: 480-792-7277
Technical Support: 480-792-7627
Web Address: http://www.microchip.com
Microchip Technology Australia Pty Ltd
Suite 22, 41 Rawson Street
Epping 2121, NSW
Australia
Tel: 61-2-9868-6733 Fax: 61-2-9868-6755
Microchip Technology Japan K.K.
Benex S-1 6F
3-18-20, Shinyokohama
Kohoku-Ku, Yokohama-shi
Kanagawa, 222-0033, Japan
Tel: 81-45-471- 6166 Fax: 81-45-471-6122
Rocky Mountain
China - Beijing
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7966 Fax: 480-792-7456
Microchip Technology Consulting (Shanghai)
Co., Ltd., Beijing Liaison Office
Unit 915
Bei Hai Wan Tai Bldg.
No. 6 Chaoyangmen Beidajie
Beijing, 100027, No. China
Tel: 86-10-85282100 Fax: 86-10-85282104
Atlanta
500 Sugar Mill Road, Suite 200B
Atlanta, GA 30350
Tel: 770-640-0034 Fax: 770-640-0307
Boston
2 Lan Drive, Suite 120
Westford, MA 01886
Tel: 978-692-3848 Fax: 978-692-3821
Chicago
333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071 Fax: 630-285-0075
Dallas
4570 Westgrove Drive, Suite 160
Addison, TX 75001
Tel: 972-818-7423 Fax: 972-818-2924
Detroit
Tri-Atria Office Building
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250 Fax: 248-538-2260
Kokomo
2767 S. Albright Road
Kokomo, Indiana 46902
Tel: 765-864-8360 Fax: 765-864-8387
Los Angeles
18201 Von Karman, Suite 1090
Irvine, CA 92612
Tel: 949-263-1888 Fax: 949-263-1338
China - Chengdu
Microchip Technology Consulting (Shanghai)
Co., Ltd., Chengdu Liaison Office
Rm. 2401, 24th Floor,
Ming Xing Financial Tower
No. 88 TIDU Street
Chengdu 610016, China
Tel: 86-28-6766200 Fax: 86-28-6766599
China - Fuzhou
Microchip Technology Consulting (Shanghai)
Co., Ltd., Fuzhou Liaison Office
Unit 28F, World Trade Plaza
No. 71 Wusi Road
Fuzhou 350001, China
Tel: 86-591-7503506 Fax: 86-591-7503521
China - Shanghai
Microchip Technology Consulting (Shanghai)
Co., Ltd.
Room 701, Bldg. B
Far East International Plaza
No. 317 Xian Xia Road
Shanghai, 200051
Tel: 86-21-6275-5700 Fax: 86-21-6275-5060
China - Shenzhen
150 Motor Parkway, Suite 202
Hauppauge, NY 11788
Tel: 631-273-5305 Fax: 631-273-5335
Microchip Technology Consulting (Shanghai)
Co., Ltd., Shenzhen Liaison Office
Rm. 1315, 13/F, Shenzhen Kerry Centre,
Renminnan Lu
Shenzhen 518001, China
Tel: 86-755-2350361 Fax: 86-755-2366086
San Jose
Hong Kong
Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408-436-7950 Fax: 408-436-7955
Microchip Technology Hongkong Ltd.
Unit 901-6, Tower 2, Metroplaza
223 Hing Fong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2401-1200 Fax: 852-2401-3431
New York
Toronto
6285 Northam Drive, Suite 108
Mississauga, Ontario L4V 1X5, Canada
Tel: 905-673-0699 Fax: 905-673-6509
India
Microchip Technology Inc.
India Liaison Office
Divyasree Chambers
1 Floor, Wing A (A3/A4)
No. 11, O’Shaugnessey Road
Bangalore, 560 025, India
Tel: 91-80-2290061 Fax: 91-80-2290062
Korea
Microchip Technology Korea
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea 135-882
Tel: 82-2-554-7200 Fax: 82-2-558-5934
Singapore
Microchip Technology Singapore Pte Ltd.
200 Middle Road
#07-02 Prime Centre
Singapore, 188980
Tel: 65-6334-8870 Fax: 65-6334-8850
Taiwan
Microchip Technology Taiwan
11F-3, No. 207
Tung Hua North Road
Taipei, 105, Taiwan
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
EUROPE
Denmark
Microchip Technology Nordic ApS
Regus Business Centre
Lautrup hoj 1-3
Ballerup DK-2750 Denmark
Tel: 45 4420 9895 Fax: 45 4420 9910
France
Microchip Technology SARL
Parc d’Activite du Moulin de Massy
43 Rue du Saule Trapu
Batiment A - ler Etage
91300 Massy, France
Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79
Germany
Microchip Technology GmbH
Gustav-Heinemann Ring 125
D-81739 Munich, Germany
Tel: 49-89-627-144 0 Fax: 49-89-627-144-44
Italy
Microchip Technology SRL
Centro Direzionale Colleoni
Palazzo Taurus 1 V. Le Colleoni 1
20041 Agrate Brianza
Milan, Italy
Tel: 39-039-65791-1 Fax: 39-039-6899883
United Kingdom
Arizona Microchip Technology Ltd.
505 Eskdale Road
Winnersh Triangle
Wokingham
Berkshire, England RG41 5TU
Tel: 44 118 921 5869 Fax: 44-118 921-5820
03/01/02
DS41190A-page 118
Preliminary
 2002 Microchip Technology Inc.
Was this manual useful for you? yes no
Thank you for your participation!

* Your assessment is very important for improving the work of artificial intelligence, which forms the content of this project

Download PDF

advertisement