Dual-Output Low-Dropout Voltage Regulators
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
D Qualified for Automotive Applications
D Dual Output Voltages for Split-Supply
PWP PACKAGE
(TOP VIEW)
Applications
D
D
D
D
D
D
D
D
D
1
2
3
4
5
6
7
8
9
10
11
12
13
14
NC
NC
1GND
1EN
1IN
1IN
NC
NC
2GND
2EN
2IN
2IN
NC
NC
D Output Current Range of 0 mA to 1.0 A Per
Regulator
3.3-V/2.5-V, 3.3-V/1.8-V, and 3.3-V/Adjustable
Output
Fast-Transient Response
2% Tolerance Over Load and Temperature
Dropout Voltage Typically 350 mV at 1 A
Ultra Low 85 μA Typical Quiescent Current
1 μA Quiescent Current During Shutdown
Dual Open Drain Power-On Reset With
200-ms Delay for Each Regulator
28-Pin PowerPAD™ TSSOP Package
Thermal Shutdown Protection for Each
Regulator
28
27
26
25
24
23
22
21
20
19
18
17
16
15
1RESET
NC
NC
1FB/NC
1OUT
1OUT
2RESET
NC
NC
NC
2OUT
2OUT
NC
NC
NC − No internal connection
description
The TPS767D3xx family of dual voltage regulators offers fast transient response, low dropout voltages and dual
outputs in a compact package and incorporating stability with 10-μF low ESR output capacitors.
The TPS767D3xx family of dual voltage regulators is designed primarily for DSP applications. These devices
can be used in any mixed-output voltage application, with each regulator supporting up to 1 A. Dual active-low
reset signals allow resetting of core-logic and I/O separately.
AVAILABLE OPTIONS{}
REGULATOR 1
VO (V)
REGULATOR 2
VO (V)
TSSOP
(PWP)
Adj (1.5 − 5.5 V)
3.3 V
TPS767D301QPWPRQ1
1.8 V
3.3 V
TPS767D318QPWPRQ1
2.5 V
3.3 V
TPS767D325QPWPRQ1
TJ
−40°C
40 C to 125
125°C
C
†
For the most current package and ordering information, see the Package Option Addendum
at the end of this document, or see the TI web site at http://www.ti.com.
‡ Package
drawings, thermal data, and symbolization are available at
http://www.ti.com/packaging.
The TPS767D301 is adjustable using an external resistor divider (see application information).
The PWP packages are taped and reeled as indicated by the R suffix on the device type (e.g.,
TPS767D301QPWPRQ1).
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PowerPAD is a trademark of Texas Instruments.
Copyright © 2008 Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
DROPOUT VOLTAGE
vs
FREE-AIR TEMPERATURE
LOAD TRANSIENT RESPONSE
103
VO = 3.3 V
CL =100 μF
TA = 25°C
50
IO = 1 A
VDO − Dropout Voltage − mV
I O − Output Current − A
Δ VO − Change in
Output Voltage − mV
100
0
−50
−100
1
0.5
0
102
101
IO = 10 mA
100
10−1
VO = 3.3 V
CO = 10 μF
0
20
40
60
80 100 120 140 160 180 200
t − Time − μs
10−2
−60 −40 −20
IO = 0
0
20
40
60
80 100 120 140
TA − Free-Air Temperature − °C
description (continued)
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 350 mV
at an output current of 1 A for the TPS767D325) and is directly proportional to the output current. Additionally,
since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent
of output loading (typically 85 μA over the full range of output current, 0 mA to 1 A). These two key specifications
yield a significant improvement in operating life for battery-powered systems. This LDO family also features a
sleep mode; applying a TTL high signal to EN (enable) shuts down the regulator, reducing the quiescent current
to 1 μA at TJ = 25°C.
The RESET output of the TPS767D3xx initiates a reset in microcomputer and microprocessor systems in the
event of an undervoltage condition. An internal comparator in the TPS767D3xx monitors the output voltage of
the regulator to detect an undervoltage condition on the regulated output voltage.
The TPS767D3xx is offered in 1.8-V, 2.5-V, and 3.3-V fixed-voltage versions and in an adjustable version
(programmable over the range of 1.5 V to 5.5 V). Output voltage tolerance is specified as a maximum of 2%
over line, load, and temperature ranges. The TPS767D3xx family is available in 28 pin PWP TSSOP package.
They operate over a junction temperature range of −40°C to 125°C.
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TPS767D3xx
VI
5
6
C1
0.1 μF
50 V
IN
RESET
RESET
250 kΩ
IN
OUT
4
28
EN
OUT
GND
24
VO
23
CO
+
10 μF
3
Figure 1. Typical Application Circuit (Fixed Versions) for Single Channel
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
functional block diagram—adjustable version (for each LDO)
IN
EN
RESET
_
+
OUT
+
_
200 ms Delay
R1
Vref = 1.1834 V
R2
GND
functional block diagram—fixed-voltage version (for each LDO)
IN
EN
RESET
_
+
OUT
+
_
200 ms Delay
Vref = 1.1834 V
R1
FB/NC
R2
GND
External to the device
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
Terminal Functions
TERMINAL
NAME
I/O
NO.
1GND
3
DESCRIPTION
Regulator #1 ground
1EN
4
I
Regulator #1 enable
1IN
5, 6
I
Regulator #1 input supply voltage
2GND
9
2EN
10
I
Regulator #2 enable
2IN
11, 12
I
Regulator #2 input supply voltage
2OUT
17, 18
O
Regulator #2 output voltage
22
O
Regulator #2 reset signal
2RESET
1OUT
Regulator #2 ground
23, 24
O
Regulator #1 output voltage
1FB/NC
25
I
Regulator #1 output voltage feedback for adjustable and no connect for fixed output
1RESET
28
O
Regulator #1 reset signal
NC
1, 2, 7, 8,
13−16, 19, 20,
21, 26, 27
No connection
timing diagram
VI
Vres†
Vres
t
VO
VIT +‡
VIT +‡
Threshold
Voltage
VIT −
Less than 5% of the
output voltage
VIT −
t
RESET
Output
ÎÎ
ÎÎ
ÎÎ
ÎÎ
200 ms
Delay
200 ms
Delay
Output
Undefined
ÎÎ
ÎÎ
ÎÎ
ÎÎ
Output
Undefined
t
†
Vres is the minimum input voltage for a valid RESET. The symbol Vres is not currently listed within EIA or JEDEC standards
for semiconductor symbology.
‡
VIT −Trip voltage is typically 5% lower than the output voltage (95%VO)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†
Input voltage range‡, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to 13.5 V
Input voltage range, VI (1IN, 2IN, EN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to VI + 0.3 V
Output voltage, VO (1OUT, 2OUT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Output voltage, VO (RESET) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16.5 V
Peak output current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Internally limited
ESD rating, HBM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 kV
Continuous total power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See dissipation rating tables
Operating virtual junction temperature range, TJ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 150°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C
†
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
‡ All voltage values are with respect to network terminal ground.
ÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ
ÁÁÁÁÁ
ÁÁÁÁÁ
ÁÁÁÁÁÁ
DISSIPATION RATING TABLE
PACKAGE
PWP§
AIR FLOW
(CFM)
TA ≤ 25°C
POWER RATING
DERATING FACTOR
ABOVE TA = 25°C
TA = 70°C
POWER RATING
TA = 85°C
POWER RATING
0
3.58 W
35.8 mW/°C
1.97 W
1.43 W
250
5.07 W
50.7 mW/°C
2.79 W
2.03 W
This parameter is measured with the recommended copper heat sink pattern on a 4−layer PCB, 1 oz. copper on 4−in x 4−in
ground layer. For more information, refer to TI technical brief literature number SLMA002.
recommended operating conditions
Input voltage, VI¶ (1IN, 2IN)
Output current for each LDO, IO (Note 1)
MIN
MAX
2.7
10
UNIT
V
0
1.0
A
Output voltage range, VO (1OUT, 2OUT)
1.5
5.5
V
Operating virtual junction temperature, TJ
−40
125
°C
¶ To calculate the minimum input voltage for your maximum output current, use the following equation: V
I(min) = VO(max) + VDO(max load).
NOTE 1: Continuous current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the
device operate under conditions beyond those specified in this table for extended periods of time.
6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
electrical characteristics, Vi = VO(nom) + 1 V, IO = 1 mA, EN = 0, CO = 10 μF (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
1.5 V ≤ VO ≤ 5.5 V,
10 μA < IO < 1 A
TJ = 25°C
1 8 V Ouput
1.8
2.8 V < VI < 10 V,
10 μA < IO < 1 A
TJ = 25°C
2 5 V Output
2.5
3.5 V < VI < 10 V,
10 μA < IO < 1 A
TJ = 25°C
3 3 V Output
3.3
4.3 V < VI < 10 V,
10 μA < IO < 1 A
TJ = 25°C
10 μA < IO < 1 A,
TJ = 25°C
IO = 1 A,
TJ = −40°C to 125°C
Output voltage line regulation for each LDO
(ΔVO/VO) (see Notes 2 and 3)
VO + 1 V < VI ≤ 10 V,
TJ = 25°C
Output noise voltage
BW = 200 Hz to 100 kHz, VO = 1.8 V,
IC = 1 A, CO = 10 μF,
TJ = 25°C
55
Output current limit for each LDO
VO = 0 V
1.7
Adjustable
Output voltage (VO) (see Note 2)
Quiescent current (GND current) for each LDO
(see Note 2)
0.98VO
1.764
FB input current
Adjustable
EN = VI,
2.45
2.55
3.234
3.366
125
0.01
2
°C
1
μA
2
IO(RESET) = 300 μA
Trip threshold voltage
VO decreasing
Hysteresis voltage
Measured at VO
Output low voltage
VI = 2.7 V,
V
Leakage current
V(RESET) = 7 V
dB
1.1
V
98
0.5
0.15
200
%VO
%VO
0.4
1
RESET time-out delay
V
60
92
IO(RESET) = 1 mA
μA
nA
0.8
Minimum input voltage for valid RESET
A
150
Low level enable input voltage
Reset
μVrms
2.0
CO = 10 μF
μA
A
%/V
10
FB = 1.5 V
f = 1 KHz, TJ = 25°C,
V
85
High level enable input voltage
Power supply ripple rejection (see Note 2)
V
3.3
TJ = −40°C to 125°C
2.7 < VI < 10V,
TJ = −40°C to 125°C
1.836
2.5
TJ = −40°C to 125°C
Thermal shutdown juction temperature
Standby current for each LDO
1.02VO
1.8
TJ = −40°C to 125°C
EN = VI,
UNIT
VO
TJ = −40°C to 125°C
2.7 < VI < 10V,
TJ = 25°C,
MAX
V
μA
mA
NOTES: 2. Minimum IN operating voltage is 2.7 V or VO(typ) + 1 V, whichever is greater. maximum IN voltage 10V.
3. If VO ≤ 1.8 V, VImin = 2.7 V, and VImax = 10 V:
Line Reg. (mV) + ǒ%ńVǓ
V
O
ǒVImax * 2.7 VǓ
100
1000
If VO ≥ 2.5 V, VImin = Vo + 1 V, and VImax = 10 V:
Line Reg. (mV) + ǒ%ńVǓ
V
O
POST OFFICE BOX 655303
ǒVImax * ǒVO ) 1 VǓǓ
100
• DALLAS, TEXAS 75265
1000
7
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
electrical characteristics, Vi = VO(nom) + 1 V, IO = 1 mA, EN = 0, CO = 10 μF (unless otherwise noted)
(continued)
PARAMETER
Input current (EN)
MIN
TYP
MAX
EN = 0 V
TEST CONDITIONS
−1
0
1
EN = VI
−1
Load regulation
Dropout voltage (see Note 4)
UNIT
μA
A
1
3
3V
VO = 3
3.3
V, IO = 1 A
TJ = 25°C
TJ = −40°C to 125°C
mV
350
mV
575
NOTE 4: IN voltage equals Vo(Typ) − 100mV; Adjustable output voltage set to 3.3V nominal with external resistor divider. 1.8V, and 2.5V dropout
voltage is limited by input voltage range limitations.
TYPICAL CHARACTERISTICS
Table of Graphs
FIGURE
vs Output current
2, 3, 4
vs Free-air temperature
5, 6, 7
Ground current
vs Free-air temperature
8, 9
Power supply ripple rejection
vs Frequency
10
Output spectral noise density
vs Frequency
11
Output impedance
vs Frequency
12
Dropout voltage
vs Free-air temperature
13
Output voltage
Line transient response
14, 16
Load transient response
15, 17
Output voltage
vs Time
18
Dropout voltage
vs Input voltage
19
vs Output current, TA = 25°C
21
vs Output current, TJ = 125°C
22
vs Output Current, TA = 25°C
23
vs Output current, TJ = 125°C
24
Equivalent series resistance (ESR)
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TYPICAL CHARACTERISTICS
OUTPUT VOLTAGE
vs
OUTPUT CURRENT
OUTPUT VOLTAGE
vs
OUTPUT CURRENT
1.7965
3.2835
VO = 1.8 V
VI = 2.8V
TA = 25°C
VO = 3.3 V
VI = 4.3 V
TA = 25°C
1.7960
VO − Output Voltage − V
3.2830
VO − Output Voltage − V
3.2825
3.2820
3.2815
3.2810
1.7955
1.7950
1.7945
3.2805
1.7940
3.2800
0
0.1
0.2 0.3 0.4 0.5 0.6 0.7 0.8
IO − Output Current − A
0.9
1
0
0.1
0.2 0.3
Figure 2
0.5
0.6 0.7
0.8
0.9
1
Figure 3
OUTPUT VOLTAGE
vs
OUTPUT CURRENT
OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE
2.4960
3.32
VO = 2.5 V
VI = 3.5 V
TA = 25°C
2.4955
3.31
VO − Output Voltage − V
2.4950
VO − Output Voltage − V
0.4
IO − Output Current − A
2.4945
2.4940
2.4935
2.4930
VO = 3.3 V
VI = 4.3 V
3.30
3.29
IO = 1 A
IO = 1 mA
3.28
3.27
3.26
2.4925
2.4920
0
0.1 0.2 0.3
0.4 0.5
0.6 0.7
0.8 0.9
1
3.25
−60 −40 −20
0
20
40
60
80
100 120 140
TA − Free-Air Temperature − °C
IO − Output Current − A
Figure 4
Figure 5
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TYPICAL CHARACTERISTICS
OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE
OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE
2.515
1.815
VO = 1.8 V
VI = 2.8 V
2.510
1.805
IO = 1 A
1.800
IO = 1 mA
1.795
1.790
VO − Output Voltage − V
VO − Output Voltage − V
1.810
VO = 2.5 V
VI = 3.5 V
2.505
2.500
IO = 1 A
2.495
IO = 1 mA
2.490
2.485
1.785
−60 −40 −20
0
20
40
60
80
100 120 140
2.480
−60 −40
TA − Free-Air Temperature − °C
−20
0
Figure 6
80
100 120
96
VO = 3.3 V
VI = 4.3 V
94
VO = 1.8 V
VI = 2.8 V
92
88
IO = 1 mA
90
86
84
82
IO = 1 mA
80
IO = 1 A
78
IO = 500 mA
76
Ground Current − μ A
Ground Current − μ A
60
GROUND CURRENT
vs
FREE-AIR TEMPERATURE
92
88
86
IO = 500 mA
84
82
80
78
74
76
72
−60 −40 −20
0
20
40
60
80
100 120 140
IO = 1 A
74
−60 −40 −20
TA − Free-Air Temperature − °C
0
20
40
Figure 9
POST OFFICE BOX 655303
60
80
100 120 140
TA − Free-Air Temperature − °C
Figure 8
10
40
Figure 7
GROUND CURRENT
vs
FREE-AIR TEMPERATURE
90
20
TA − Free-Air Temperature − °C
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TYPICAL CHARACTERISTICS
OUTPUT SPECTRAL NOISE DENSITY
vs
FREQUENCY
POWER SUPPLY RIPPLE REJECTION
vs
FREQUENCY
10−5
Vn − Output Spectral Noise Density − V/ Hz
PSRR − Power Supply Ripple Rejection − dB
90
VO = 3.3 V
VI = 4.3 V
CO = 10 μF
IO = 1 A
TA = 25°C
80
70
60
50
40
30
20
10
0
−10
10
100
1k
10k
100k
VI = 4.3 V
CO = 10 μF
TA = 25°C
IO = 7 mA
10−6
IO = 1 A
10−7
10−8
102
1M
103
f − Frequency − Hz
Figure 11
DROPOUT VOLTAGE
vs
FREE-AIR TEMPERATURE
OUTPUT IMPEDANCE
vs
FREQUENCY
103
0
VI = 4.3 V
CO = 10 μF
TA = 25°C
VDO − Dropout Voltage − mV
IO = 1 A
IO = 1 mA
10−1
IO = 1 A
102
101
IO = 10 mA
100
10−1
VO = 3.3 V
CO = 10 μF
10−2
101
105
f − Frequency − Hz
Figure 10
Zo − Output Impedance − Ω
104
102
103
104
f − Frequency − kHz
105
106
10−2
−60 −40 −20
IO = 0
0
20
40
60
80 100 120 140
TA − Free-Air Temperature − °C
Figure 12
Figure 13
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
11
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TYPICAL CHARACTERISTICS
LINE TRANSIENT RESPONSE
LOAD TRANSIENT RESPONSE
Δ VO − Change in
Output Voltage − mV
3.8
2.8
VO = 1.8 V
IL = 10 mA
CL = 10 μF
TA = 25°C
20
0
−20
0
20
40
VO = 1.8 V
VI = 2.8 V
CL = 100 μF
TA = 25°C
50
0
−50
−100
I O − Output Current − A
Δ VO − Change in
Output Voltage − mV
VI − Input Voltage − V
100
60
1
0.5
0
0
80 100 120 140 160 180 200
t − Time − μs
20
40
60
Figure 15
Figure 14
LOAD TRANSIENT RESPONSE
100
Δ VO − Change in
Output Voltage − mV
VI − Input Voltage − V
LINE TRANSIENT RESPONSE
VO = 3.3 V
CL = 10 μF
TA = 25°C
5.3
I O − Output Current − A
Δ VO − Change in
Output Voltage − mV
4.3
10
0
−10
0
20
40
60
80 100 120 140 160 180 200
t − Time − μs
VO = 3.3 V
CL =100 μF
TA = 25°C
50
0
−50
−100
1
0.5
0
0
20
40
60
80 100 120 140 160 180 200
t − Time − μs
Figure 17
Figure 16
12
80 100 120 140 160 180 200
t − Time − μs
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TYPICAL CHARACTERISTICS
DROPOUT VOLTAGE
vs
INPUT VOLTAGE
4
900
3
800
IO = 1A
VDO − Dropout Voltage − mV
VO− Output Voltage − V
OUTPUT VOLTAGE
vs
TIME (AT STARTUP)
2
1
Enable Pulse − V
0
0
700
600
500
TA = 25°C
400
TA = 125°C
300
200
TA = −40°C
100
0
0
20
40
60
80 100 120 140 160 180 200
t − Time − μs
2.5
Figure 18
VI
3
3.5
4
VI − Input Voltage − V
4.5
5
Figure 19
To Load
IN
OUT
+
EN
CO
GND
RL
ESR
Figure 20. Test Circuit for Typical Regions of Stability (Figures 21 through 24) (fixed output options)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
13
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
TYPICAL CHARACTERISTICS
TYPICAL REGION OF STABILITY
TYPICAL REGION OF STABILITY
EQUIVALENT SERIES RESISTANCE†
vs
OUTPUT CURRENT
EQUIVALENT SERIES RESISTANCE†
vs
OUTPUT CURRENT
10
ESR − Equivalent Series Resistance − Ω
ESR − Equivalent Series Resistance − Ω
10
Region of Instability
1
VO = 3.3 V
Co = 4.7 μF
VI = 4.3 V
TA = 25°C
Region of Stability
0.1
Region of Instability
1
VO = 3.3 V
Co = 4.7 μF
VI = 4.3 V
TJ = 125°C
Region of Stability
0.1
Region of Instability
Region of Instability
0.01
0.01
0
200
400
600
800
1000
0
200
IO − Output Current − mA
400
Figure 21
TYPICAL REGION OF STABILITY
TYPICAL REGION OF STABILITY
EQUIVALENT SERIES RESISTANCE†
vs
OUTPUT CURRENT
EQUIVALENT SERIES RESISTANCE†
vs
OUTPUT CURRENT
ESR − Equivalent Series Resistance − Ω
ESR − Equivalent Series Resistance − Ω
1000
10
Region of Instability
1
VO = 3.3 V
Co = 22 μF
VI = 4.3 V
TA = 25°C
Region of Stability
0.1
Region of Instability
0.01
Region of Instability
1
VO = 3.3 V
Co = 22 μF
VI = 4.3 V
TJ = 125°C
Region of Stability
0.1
Region of Instability
0.01
0
200
400
600
800
1000
0
IO − Output Current − mA
200
400
600
800
1000
IO − Output Current − mA
Figure 23
14
800
Figure 22
10
†
600
IO − Output Current − mA
Figure 24
Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added
externally, and PWB trace resistance to CO.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
APPLICATION INFORMATION
The features of the TPS767D3xx family (low-dropout voltage, ultra low quiescent current, power-saving shutdown
mode, and a supply-voltage supervisor) and the power-dissipation properties of the TSSOP PowerPAD package
have enabled the integration of the dual LDO regulator with high output current for use in DSP and other multiple
voltage applications. Figure 25 shows a typical dual-voltage DSP application.
R1
100 kΩ
R2
100 kΩ
U1
TPS767D325
2
3
4
5
5V
6
C0
1 μF
7
8
9
10
11
12
13
14
PG
NC
1RESET
NC
NC
1GND
1EN
NC
1FB/NC
1IN
1OUT
1IN
1OUT
NC
2RESET
NC
NC
2GND
2EN
2IN
NC
NC
2OUT
2IN
2OUT
NC
NC
NC
NC
28
27
RESET to DSP
26
VC549
DSP
25
24
23
2.5 V
22
D1
21
20
C3
33 μF
19
+
18
17
DL4148
1
CVDD
(Core
Supply)
D3
DL5817
16
D2
15
3.3 V
C1
1 μF
DVDD
(I/O Supply)
C2
33 μF
GND
GND
Figure 25. Dual-Voltage DSP Application
DSP power requirements include very high transient currents that must be considered in the initial design. This design
uses higher-valued output capacitors to handle the large transient currents.
device operation
The TPS767D3xx features very low quiescent current, which remain virtually constant even with varying loads.
Conventional LDO regulators use a pnp pass element, the base current of which is directly proportional to the
load current through the regulator (IB = IC/β). Close examination of the data sheets reveals that these devices
are typically specified under near no-load conditions; actual operating currents are much higher as evidenced
by typical quiescent current versus load current curves. The TPS767D3xx uses a PMOS transistor to pass
current; because the gate of the PMOS is voltage driven, operating current is low and invariable over the full
load range. The TPS767D3xx specifications reflect actual performance under load condition.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
15
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
device operation (continued)
Another pitfall associated with the pnp-pass element is its tendency to saturate when the device goes into
dropout. The resulting drop in β forces an increase in IB to maintain the load. During power up, this translates
to large start-up currents. Systems with limited supply current may fail to start up. In battery-powered systems,
it means rapid battery discharge when the voltage decays below the minimum required for regulation. The
TPS767D3xx quiescent current remains low even when the regulator drops out, eliminating both problems.
The TPS767D3xx family also features a shutdown mode that places the output in the high-impedance state
(essentially equal to the feedback-divider resistance) and reduces quiescent current to under 2 μA. If the
shutdown feature is not used, EN should be tied to ground. Response to an enable transition is quick; regulated
output voltage is typically reestablished in 120 μs.
minimum load requirements
The TPS767D3xx family is stable even at zero load; no minimum load is required for operation.
FB - pin connection (adjustable version only)
The FB pin is an input pin to sense the output voltage and close the loop for the adjustable option. The output
voltage is sensed through a resistor divider network as is shown in Figure 27 to close the loop. Normally, this
connection should be as short as possible; however, the connection can be made near a critical circuit to
improve performance at that point. Internally, FB connects to a high-impedance wide-bandwidth amplifier and
noise pickup feeds through to the regulator output. Routing the FB connection to minimize/avoid noise pickup
is essential. In fixed output options this pin is a no connect.
external capacitor requirements
An input capacitor is not required; however, a ceramic bypass capacitor (0.047 pF to 0.1 μF) improves load
transient response and noise rejection when the TPS767D3xx is located more than a few inches from the power
supply. A higher-capacitance electrolytic capacitor may be necessary if large (hundreds of milliamps) load
transients with fast rise times are anticipated.
Like all low dropout regulators, the TPS767D3xx requires an output capacitor connected between OUT and
GND to stabilize the internal control loop. The minimum recommended capacitance value is 10 μF and the ESR
(equivalent series resistance) must be between 60 mΩ and 1.5 Ω. Capacitor values 10 μF or larger are
acceptable, provided the ESR is less than 1.5 Ω. Solid tantalum electrolytic, aluminum electrolytic, and
multilayer ceramic capacitors are all suitable, provided they meet the requirements described previously.
16
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
external capacitor requirements (continued)
When necessary to achieve low height requirements along with high output current and/or high ceramic load
capacitance, several higher ESR capacitors can be used in parallel to meet the previous guidelines.
TPS767D3xx
5
VI
6
IN
28
RESET
250 kΩ
IN
24
OUT
C1
0.1 μF
50 V
4
RESET
EN
VO
23
OUT
CO
+
10 μF
GND
3
Figure 26. Typical Application Circuit (Fixed Versions) for Single Channel
programming the TPS767D301 adjustable LDO regulator
The output voltage of the TPS767D301 adjustable regulator is programmed using an external resistor divider
as shown in Figure 27. The output voltage is calculated using:
V
O
+V
ǒ1 ) R1
Ǔ
R2
ref
(1)
where:
Vref = 1.1834 V typ (the internal reference voltage)
Resistors R1 and R2 should be chosen for approximately 50-μA divider current. Lower value resistors can be
used but offer no inherent advantage and waste more power. Higher values should be avoided as leakage
currents at FB increase the output voltage error. The recommended design procedure is to choose
R2 = 30.1 kΩ to set the divider current at 50 μA and then calculate R1 using:
R1 +
ǒ
V
V
Ǔ
O *1
ref
(2)
R2
OUTPUT VOLTAGE
PROGRAMMING GUIDE
TPS767D301
VI
0.1 μF
IN
RESET
RESET Output
EN
OUT
<0.5V
R1
FB / NC
GND
R1
R2
UNIT
2.5 V
33.2
30.1
kΩ
3.3 V
53.6
30.1
kΩ
VO
3.6 V
61.9
30.1
kΩ
CO
4 75V
90.8
30.1
kΩ
250 kΩ
>2.7 V
OUTPUT
VOLTAGE
+
10 μF
R2
Figure 27. TPS767D301 Adjustable LDO Regulator Programming
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
17
TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1
DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS
SGLS231A − FEBRUARY 2004 − JUNE 2008
Reset indicator
The TPS767D3xx features a RESET output that can be used to monitor the status of the regulator. The internal
comparator monitors the output voltage: when the output drops to 95% (typical) of its regulated value, the
RESET output transistor turns on, taking the signal low. The open-drain output requires a pullup resistor. If not
used, it can be left floating. RESET can be used to drive power-on reset circuitry or as a low-battery indicator.
regulator protection
The TPS767D3xx PMOS-pass transistor has a built-in back-gate diode that safely conducts reverse currents
when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from
the output to the input and is not internally limited. When extended reverse voltage is anticipated, external
limiting may be appropriate.
The TPS767D3xx also features internal current limiting and thermal protection. During normal operation, the
TPS767D3xx limits output current to approximately 1.7 A. When current limiting engages, the output voltage
scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross
device failure, care should be taken not to exceed the power dissipation ratings of the package. If the
temperature of the device exceeds 150°C(typ), thermal-protection circuitry shuts it down. Once the device has
cooled below 130°C(typ), regulator operation resumes.
power dissipation and junction temperature
Specified regulator operation is assured to a junction temperature of 125°C; the maximum junction temperature
should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation
the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits,
calculate the maximum allowable dissipation, PD(max), and the actual dissipation, PD, which must be less than
or equal to PD(max).
The maximum-power-dissipation limit is determined using the following equation:
P
D(max)
T max * T
A
+ J
R
qJA
where:
TJmax is the maximum allowable junction temperature
RθJA is the thermal resistance junction-to-ambient for the package, i.e., 27.9°C/W for the 28-terminal
PWP with no airflow.
TA is the ambient temperature.
The regulator dissipation is calculated using:
P
D
ǒ
Ǔ
+ V *V
I
O
I
O
Power dissipation resulting from quiescent current is negligible. Excessive power dissipation will trigger the
thermal protection circuit.
18
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
15-Oct-2015
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
TPS767D301QPWPRQ1
ACTIVE
HTSSOP
PWP
28
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-3-260C-168 HR
-40 to 125
767D301Q1
TPS767D318QPWPRQ1
ACTIVE
HTSSOP
PWP
28
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-3-260C-168 HR
-40 to 125
767D318Q1
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
15-Oct-2015
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF TPS767D301-Q1, TPS767D318-Q1, TPS767D325-Q1 :
• Catalog: TPS767D301, TPS767D318, TPS767D325
• Enhanced Product: TPS767D301-EP
NOTE: Qualified Version Definitions:
• Catalog - TI's standard catalog product
• Enhanced Product - Supports Defense, Aerospace and Medical Applications
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
7-Jan-2017
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
TPS767D301QPWPRQ1 HTSSOP
PWP
28
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
2000
330.0
16.4
Pack Materials-Page 1
6.9
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
10.2
1.8
12.0
16.0
Q1
PACKAGE MATERIALS INFORMATION
www.ti.com
7-Jan-2017
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
TPS767D301QPWPRQ1
HTSSOP
PWP
28
2000
367.0
367.0
38.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s noncompliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
Was this manual useful for you? yes no
Thank you for your participation!

* Your assessment is very important for improving the work of artificial intelligence, which forms the content of this project

Download PDF

advertising