DDR3 Unbuffered DIMM Module

Add to my manuals
10 Pages

advertisement

DDR3 Unbuffered DIMM Module | Manualzz
240-Pin Unbuffered DIMM
DDR3 SDRAM
DDR3 Unbuffered DIMM Module
4GB based on 2Gbit component
TFBGA with Pb-Free
Revision 1.0 (MAY. 2013)
-Initial Release
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
1
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
1.0 Feature
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
JEDEC standard 1.5V ± 0.075V Power Supply
VDDQ = 1.5V ± 0.075V
Programmable CAS latencies 6,7,8,9,10,11,13
Programmable Additive Latency(Posted CAS) : 0, CL - 2, or CL - 1 clock
Programmable CAS Write Latency(CWL) = 5 (DDR3-800), 6 (DDR3-1066), 7 (DDR3-1333), 8 (DDR3-1600) and 9 (DDR3-1866)
400MHz fCK for 800Mb/sec/pin, 533MHz fCK for 1066Mb/sec/pin, 667MHz fCK for 1333Mb/sec/pin, 800MHz fCK for
1600Mb/sec/pin, 900MHz fCK for 1866Mb/sec/pin
Bi-directional Differential Data Strobe
Burst Length: 8 (Interleave without any limit, sequential with starting address “000” only), 4 with tCCD = 4 which does not allow seamless
read or write [either On the fly using A12 or MRS]
On-Die termination using ODT pin
8 independent internal bank
Asynchronous Reset
Average Refresh Period 7.8us at lower than a TCASE 85°C, 3.9us at 85°C < TCASE < 95 °C
Serial presence detect with EEPROM
DIMM Dimension (Nominal) 30.00 mm high, 133.35 mm wide
Based on JEDEC standard reference Raw Cards Lay out.
RoHS compliant
Gold plated contacts
2.0 Ordering Information
Part number
Density
Module
Organization
Component
composition
Component
PKG
Module
Rank
Description
W1866UB4Gx
4GB
512Mx64
256Mx8*16
TFBGA
2
4GB 2Rx8 PC3-14900
Note: Last Character x of the Part Number stand for DRAM vendor
S=Samsung; M=Micron; H=Hynix
3.0 Key Timing Parameters
Unit
tCK
DDR3-1866
CL-tRCD-tRP
13-13-13
CAS Latency
13
tCK(min)
tRCD(min)
1.071
13.91
tRP(min)
13.91
tRAS(min)
34
tRC(min)
47.91
tCK
ns
ns
ns
ns
ns
4.0 Absolute Maximum DC Rating
Symbol
Parameter
Rating
Units
Vin , Vout
Voltage on any pin relative to VSS
-0.4 ~ 1.975
V
VDD
VDDQ
VDDL
Voltage on VDD & VDDQ supply relative to Vss
Short circuit current
Power dissipation
-0.4 ~ 1.975
-0.4 ~ 1.975
-0.4 ~ 1.975
V
V
V
TSTG
Storage Temperature
-55 ~ + 100
°C
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
2
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
5.0 DIMM Pin Configurations (Front side/Back side)
Pin
Front
Pin
Back
Pin
Front
Pin
Back
Pin
Front
Pin
Back
1
VREFDQ
121
Vss
41
Vss
161
DM8/DQS17_P
81
DQ32
201
DQ37
2
Vss
122
DQ4
42
NC
162
DQS17_N
82
DQ33
202
Vss
3
DQ0
123
DQ5
43
NC
163
Vss
83
Vss
203
DM4/DQS13_P
4
DQ1
124
Vss
44
Vss
164
NC
84
DQS4_N
204
DQS13_N
5
Vss
125
DM0/DQS9_P
45
NC
165
NC
85
DQS4_P
205
Vss
6
DQS0_N
126
NC/DQS9_N
46
NC
166
Vss
86
Vss
206
DQ38
7
DQS0_P
127
Vss
47
Vss
167
NC/TEST
87
DQ34
207
DQ39
8
Vss
128
DQ6
48
NC
168
RESET_N
88
DQ35
208
Vss
9
DQ2
129
DQ7
89
Vss
209
DQ44
10
DQ3
130
Vss
49
NC
169
CKE1
90
DQ40
210
DQ45
11
Vss
131
DQ12
50
CKE0
170
VDD
91
DQ41
211
Vss
12
DQ8
132
DQ13
51
VDD
171
A15
92
Vss
212
DM5/DQS14_P
13
DQ9
133
Vss
52
BA2
172
A14
93
DQS5_N
213
DQS14_N
14
Vss
134
DM1/DQS10_P
53
NC/Err-Out
173
VDD
94
DQS5_P
214
Vss
15
DQS1_N
135
DQS10_N
54
VDD
174
A12
95
Vss
215
DQ46
16
DQS2_P
136
Vss
55
A11
175
A9
96
DQ42
216
DQ47
17
Vss
137
DQ14
56
A7
176
VDD
97
DQ43
217
Vss
KEY
18
DQ10
138
DQ15
57
VDD
177
A8
98
Vss
218
DQ52
19
DQ11
139
Vss
58
A5
178
A6
99
DQ48
219
DQ53
20
Vss
140
DQ20
59
A4
179
VDD
100
DQ49
220
Vss
21
DQ16
141
DQ21
60
VDD
180
A3
101
VSS
221
DM6_DQS15_P
22
DQ17
142
Vss
61
A2
181
A1
102
DQS6_N
222
DQS15_N
23
Vss
143
DQS11_P
62
VDD
182
VDD
103
DQS6_P
223
Vss
24
DQS2_N
144
DQS11_N
63
CK1_P/NC
183
VDD
104
Vss
224
DQ54
25
DQS2_P
145
Vss
64
CK1_N/NC
184
CK0_P
105
DQ50
225
DQ55
Vss
26
Vss
146
DQ22
65
VDD
185
CK0_N
106
DQ51
226
27
DQ18
147
DQ23
66
VDD
186
VDD
107
Vss
227
DQ60
28
DQ19
148
Vss
67
VREFCA
187
NC/EVENT
108
DQ56
228
DQ61
29
Vss
149
DQ28
68
NC, Par_In
188
A0
109
DQ57
229
Vss
30
DQ24
150
DQ29
69
VDD
189
VDD
110
Vss
230
DM7/DQS16_P
31
DQ25
151
Vss
70
A10/AP
190
BA1
111
DQS7_N
231
DQS16_N
32
Vss
152
DM3/DQS12_P
71
BA0
191
VDD
112
DQS7_P
232
Vss
33
DQ3_N
153
DQS12_N
72
VDD
192
RAS_N
113
Vss
233
DQ62
34
DQ3_P
154
Vss
73
WE
193
S0_N
114
DQ58
234
DQ63
35
Vss
155
DQ30
74
CAS
194
VDD
115
DQ59
235
Vss
36
DQ26
156
DQ31
75
VDD
195
ODT0
116
Vss
236
VDDSPD
37
DQ27
157
Vss
76
S1
196
A13
117
SA0
237
SA1
38
Vss
158
NC
77
ODT1
197
VDD
118
SCL
238
SDA
39
NC
159
NC
78
VDD
198
NC
119
SA2
239
Vss
40
NC
160
Vss
79
S2/NC
199
Vss
120
VTT
240
VTT
80
Vss
200
NC = No Connect, RFU = Reserved for Future Use
1. Par_in and Err_out pins are intended for register control functions.
http://www.supertalent.com/oem
DQ36
Products and Specifications discussed herein are subject to change without notice
3
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
6.0 DIMM Pin Description
Pin Name
Function
Pin Name
Function
A0 ~ A15
Address input (Multiplexed)
ODT0~ODT1
On Die Termination
A10/AP
Address Input/Auto pre-charge
CB0~CB7
ECC Data check bits Input/Output
BA0 ~ BA2
Bank Select
DQ0~DQ63
Data Input/Output
CK0 ~ CK2, CK0~CK2
Clock input
DQS0~DQS8
Data strobes, negative line
CKE0, CKE1
Clock enable input
DM (0~8),
Data Masks/Data strobes (Read)
S0, S1
Chip select input
DQS0~DQS8
Data Strobes
RAS
Row address strobe
RFU
Reserved for future used
CAS
Column address strobe
VTT
SDRAM I/O termination power supply
WE
Write Enable
TEST
Memory bus test tool
SCL
SPD Clock Input
VDD
Core Power
SDA
SPD Data Input/Output
VDDQ
I/O Power
SA0~SA2
SPD Address
VSS
Ground
Par_In
Parity bit for address & Control
bus
VREFDQ
SDRAM Input/Output Reference Supply
Temperature event
VDDSPD
Serial EEPROM Power Supply
Register and PLL control pin
VREFCA
Command Address Reference Supply
EVENT
RESET
EVENT pin on TS/SPD part,
7.0 Address Configuration
Organization
Row Address
Column Address
Bank Address
Auto Pre-charge
256Mx8(2Gb) base
A0-A14
A0-A9
BA0-BA2
A10/AP
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
4
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
8.0 Functional Block Diagram: 4GB, 512Mx64 Module (Populated as 2 ranks of x8)
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
5
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
9.0 AC & DC Operating Conditions
Recommended operating conditions (Voltage referenced to Vss=0V, TA=0 to 70°C)
Symbol
Parameter
Min
Typ
Max
Unit
VDD
VDDQ
VREFDQ(DC)
VREFCA(DC)
VTT
Supply Voltage
Supply Voltage for Output
I/O Reference Voltage (DQ)
I/O Reference Voltage (CMD/Add)
Termination Voltage
1.425
1.425
0.49*VDDQ
0.49*VDDQ
0.49*VDDQ
1.5
1.5
0.50*VDDQ
0.50*VDDQ
0.50*VDDQ
1.575
1.575
0.51*VDDQ
0.51*VDDQ
0.51*VDDQ
V
V
V
V
V
10.0 Capacitance (Max.)
Symbol
Parameter/Condition
Min
-
CCK
Input capacitance, CK and CK
CI1
Input capacitance, CKE and CS
CI2
Input capacitance, Addr, RAS, CAS, WE
CIO
-
Input capacitance, DQ, DM, DQS, DQS
-
Max
Unit
11
pF
12
pF
12
pF
10
pF
11.1 AC Timing Parameters & Specifications
(AC operating conditions unless otherwise noted)
Parameter
Symbol
Minimum Clock Cycle Time (DLL off mode)
tCK(DLL_OFF)
Average Clock Period
tCK(avg)
DDR3-1866
min
max
8
-
Units
ns
ps
Clock Period
tCK(abs)
tCK(avg) min +tJIT
(per)min
tCK(avg) max +tJIT
(per)max
Average high pulse width
tCH(avg)
0.47
0.53
tCK(avg)
Average low pulse width
tCL(avg)
0.47
0.53
tCK(avg)
Clock Period Jitter
tJIT(per)
-60
60
ps
Clock Period Jitter during DLL locking period
tJIT(per, lck)
-50
50
ps
Cycle to Cycle Period Jitter
tJIT(cc)
140
120
ps
Cycle to Cycle Period Jitter during DLL locking period
tJIT(cc, lck)
120
100
ps
Cumulative error across 2 cycles
tERR(2per)
-88
88
ps
Cumulative error across 3 cycles
tERR(3per)
-105
105
ps
Cumulative error across 4 cycles
tERR(4per)
- 117
117
ps
Cumulative error across 5 cycles
tERR(5per)
- 126
126
ps
Cumulative error across 6 cycles
tERR(6per)
- 133
133
ps
Cumulative error across 7 cycles
tERR(7per)
- 139
139
ps
Cumulative error across 8 cycles
tERR(8per)
- 145
145
ps
Cumulative error across 9 cycles
tERR(9per)
- 150
150
ps
Cumulative error across 10 cycles
tERR(10per)
- 154
154
ps
http://www.supertalent.com/oem
ps
Products and Specifications discussed herein are subject to change without notice
6
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
11.2 AC Timing Parameters & Specifications (con’t)
Parameter
Symbol
DDR3-1866
min
max
Units
Cumulative error across 11 cycles
tERR(11per)
- 158
158
ps
Cumulative error across 12 cycles
tERR(12per)
- 161
161
ps
Cumulative error across n = 13, 14 ... 49, 50 cycles
tERR(nper)
Absolute clock HIGH pulse width
tCH(abs)
0.43
-
tCK(avg)
Absolute clock Low pulse width
tCL(abs)
0.43
-
tCK(avg)
tERR(nper)min = (1 + 0.68ln(n))*tJIT(per)min
tERR(nper)max = (1 = 0.68ln(n))*tJIT(per)max
ps
Data Timing
DQS, /DQS to DQ skew, per group, per access
tDQSQ
-
85
ps
DQ output hold time from DQS, /DQS
tQH
0.38
-
tCK(avg)
DQ low-impedance time from CK, /CK
tLZ(DQ)
-390
195
ps
tHZ(DQ)
-
195
ps
-
-
ps
0
-
ps
20
-
ps
tDIPW
320
-
ps
DQS, /DQS READ Preamble
tRPRE
0.9
-
tCK
DQS, /DQS differential READ Postamble
tRPST
0.3
-
tCK
DQS, /DQS output high time
tQSH
0.4
-
tCK(avg)
DQS, /DQS output low time
tQSL
0.4
-
tCK(avg)
DQS, /DQS WRITE Preamble
tWPRE
0.9
-
tCK
DQS, /DQS WRITE Postamble
tWPST
0.3
-
tCK
DQS, /DQS rising edge output access time from rising CK, /CK
tDQSCK
-195
195
ps
DQS, /DQS low-impedance time (Referenced from RL-1)
tLZ(DQS)
-390
195
ps
DQS, /DQS high-impedance time (Referenced from RL+BL/2)
tHZ(DQS)
-
`195
ps
DQS, DQS differential input low pulse width
tDQSL
0.45
0.55
tCK
DQS, DQS differential input high pulse width
tDQSH
0.45
0.55
tCK
DQS, DQS rising edge to CK, /CK rising edge
tDQSS
-0.27
0.27
tCK(avg)
DQS,DQS faling edge setup time to CK, /CK rising edge
tDSS
0.18
-
tCK(avg)
DQS,DQS faling edge hold time to CK, /CK rising edge
tDSH
0.18
-
tCK(avg)
DLL locking time
tDLLK
512
-
nCK
DQ high-impedance time from CK, /CK
tDS(base)
AC150
tDS(base)
AC135
tDH(base)
DC100
Data setup time to DQS, /DQS referenced to Vih(ac)Vil(ac) levels
Data hold time to DQS, /DQS referenced to Vih(ac)Vil(ac) levels
DQ and DM Input pulse width for each input
Data Strobe Timing
internal READ Command to PRECHARGE Command delay
tRTP
Delay from start of internal write transaction to internal read command
tWTR
WRITE recovery time
tWR
Mode Register Set command cycle time
max
(4tCK,7.5ns)
max
(4tCK,7.5ns)
-
15
-
ns
tMRD
4
-
nCK
Mode Register Set command update delay
tMOD
max
(12tCK,15ns)
-
CAS# to CAS# command delay
tCCD
4
-
Auto precharge write recovery + precharge time
tDAL(min)
http://www.supertalent.com/oem
WR + roundup (tRP / tCK(AVG))
nCK
nCK
Products and Specifications discussed herein are subject to change without notice
7
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
11.3 AC Timing Parameters & Specifications (con’t)
Parameter
Symbol
Multi-Purpose Register Recovery Time
tMPRR
DDR3-1866
Units
min
max
1
-
nCK
-
ns
ACTIVE to PRECHARGE command period
tRAS
ACTIVE to ACTIVE command period for 1KB page size
tRRD
ACTIVE to ACTIVE command period for 2KB page size
tRRD
Four activate window for 1KB page size
tFAW
27
-
ns
Four activate window for 2KB page size
tFAW
35
-
ns
-
-
ps
-
-
ps
65
-
ps
150
-
ps
100
-
ps
535
-
ps
tZQinitI
max(512nCK,640ns)
-
nCK
Normal operation Full calibration time
tZQoper
max(256nCK,320ns)
-
nCK
Normal operation short calibration time
tZQCS
max(64nCK,80ns)
-
nCK
tXPR
max(5tCK, tRFC+
10ns)
-
Exit Self Refresh to commands not requiring a locked DLL
tXS
max(5tCK,tRFC+
10ns)
-
Exit Self Refresh to commands requiring a locked DLL
tXSDLL
tDLLK(min)
-
Command and Address setup time to CK, /CK referenced to Vih(ac) / Vil(ac) levels
Command and Address hold time from CK, /CK referenced to Vih(ac) / Vil(ac) levels
Control & Address Input pulse width for each input
tIS(base)
AC175
tIS(base)
AC150
tIS(base)
AC135
tIS(base)
AC125
tIH(base)
DC100
tIPW
max
(4nCK,5ns)
max
(4nCK,6 ns)
-
Calibration Timing
Power-up and RESET calibration time
Reset Timing
Exit Reset from CKE HIGH to a valid command
Self Refresh Timing
Minimum CKE low width for Self refresh entry to exit timing
tCKESR
Valid Clock Requirement after Self Refresh Entry (SRE)
tCKSRE
Valid Clock Requirement before Self Refresh Exit (SRX)
tCKSRX
tCKE(min) +
1tCK
max(5tCK,
10ns)
max(5tCK,
10ns)
-
max
(3tCK,6ns)
-
max(10tCK, 24ns)
-
max(3tCK, 5 ns)
-
2
-
nCK
-
-
Power Down Timing
Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with
DLL frozen to commands not requiring a locked DLL
tXP
Exit Precharge Power Down with DLL frozen to commands requiring a locked DLL
tXPDLL
CKE minimum pulse width
tCKE
Command pass disable delay
tCPDED
nCK
Power Down Entry to Exit Timing
tPD
tCKE(min)
9*tREFI
tCK
Timing of ACT command to Power Down entry
tACTPDEN
1
-
nCK
Timing of PRE command to Power Down entry
tPRPDEN
1
-
nCK
Timing of RD/RDA command to Power Down entry
tRDPDEN
RL + 4 +1
-
Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BL4OTF)
tWRPDEN
WL + 4 +(tWR/tCK)
-
nCK
Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BL4OTF)
tWRAPDEN
WL + 4 +WR+1
-
nCK
tWRPDEN
WL + 2 +(tWR/
tCK(avg))
-
nCK
Timing of WR command to Power Down entry (BL4MRS)
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
8
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
11.4 AC Timing Parameters & Specifications (con’t)
DDR3-1866
Parameter
Symbol
Timing of WRA command to Power Down entry(BL4MRS)
tWRAPDEN
Timing of REF command to Power Down entry
tREFPDEN
1
-
Timing of MRS command to Power Down entry
tMRSPDEN
tMOD(min)
-
min
max
WL +2 +WR +1
-
Units
nCK
ODT Timing
ODT high time without write command or with wirte commandand BC4
ODTH4
4
-
nCK
ODT high time with Write command and BL8
ODTH8
6
-
nCK
Asynchronous RTT tum-on delay (Power-Down with DLL frozen)
tAONPD
2
8.5
ns
Asynchronous RTT tum-off delay (Power-Down with DLL frozen)
tAOFPD
2
8.5
ns
ODT turn-on
tAON
-195
195
ps
RTT_NOM and RTT_WR turn-off time from ODTL off reference
tAOF
0.3
0.7
tCK(avg)
RTT dynamic change skew
tADC
0.3
0.7
tCK(avg)
First DQS pulse rising edge after tDQSS margining mode is programmed
tWLMRD
40
-
tCK
DQS/DQS delay after tDQS margining mode is programmed
tWLDQSEN
25
-
tCK
Setup time for tDQSS latch
tWLS
140
-
ps
Hold time of tDQSS latch
tWLH
165
-
ps
Write Leveling Timing
Write leveling output delay
tWLO
0
7.5
ns
Write leveling output error
tWLOE
0
2
ns
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
9
© 2006 Super Talent Tech., Corporation.
240-Pin Unbuffered DIMM
DDR3 SDRAM
11.0Physical Dimensions: (256Mbx8 Based, 512Mx64, 2 ranks)
Tolerances :± 0.005(.13) unless otherwise specified
http://www.supertalent.com/oem
Products and Specifications discussed herein are subject to change without notice
10
© 2006 Super Talent Tech., Corporation.

advertisement

Was this manual useful for you? Yes No
Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Related manuals

Download PDF

advertisement